This application is based upon and claims the benefit of priority from prior Japanese Patent Application No. 2004-217561, filed Jul. 26, 2004, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a semiconductor device having CMISFET (Complementary Metal-Insulator-Semiconductor Field Effect Transistor) and a method of manufacturing the same, and more particularly to a semiconductor device in which stress is applied to an channel region of CMISFET and a method of manufacturing the same.
2. Description of the Related Art
As a measure for improving drive current in a CMIS circuit, application of stress to silicon of a channel region of MISFET has been well known.
As a measure for improving drive current of a MISFET, a method of depositing a silicon nitride film on a gate electrode of the MISFET and applying stress to a channel region of the MISFET has been well known (Jpn. Pat. Appln. KOKAI Publication No. 2003-179157). However although this method is effective for the n-channel MISFET whose carrier is electron, this method has a problem that the mobility is deteriorated in the p-channel MISFET whose carrier is hole, thereby drive current drops.
To improve the drive current of the CMIS circuit, improvement of the carrier mobility of the p-channel MISFET and n-channel MISFET has been required.
According to an aspect of the present invention, there is provided a semiconductor device comprising:
an n-channel MISFET including a first gate electrode and a first spacer formed on a side surface of the first gate electrode, the first spacer having a compressive stress; and
a p-channel MISFET comprising a second gate electrode and a second spacer formed on a side surface of the second gate electrode, the second spacer having a compressive stress, wherein
the compressive stress of the second spacer is smaller than the compressive stress of the first spacer.
According to another aspect of the present invention, there is provided a method of manufacturing a semiconductor device, comprising:
forming a gate electrode on a gate insulating film formed on a p-type semiconductor layer and a gate electrode on a gate insulating film formed on an n-type semiconductor layer;
forming a first spacer having a compressive stress on a side surface of the gate electrode formed on the p-type semiconductor layer; and
forming a second spacer having a compressive stress on a side surface of the gate electrode formed on the n-type semiconductor layer, the compressive stress of the second spacer being smaller than the compressive stress of the first spacer.
According to a further aspect of the present invention, there is provided a method of manufacturing a semiconductor device, comprising:
forming a gate electrode on a gate insulating film formed on a p-type semiconductor layer and a gate electrode on a gate insulating film formed on an n-type semiconductor layer;
forming a first spacer having a compressive stress on side surfaces of the gate electrodes formed on the p-type and n-type semiconductor layers;
removing the first spacer on the side surface of the gate electrode formed on the n-type semiconductor layer;
forming a second spacer having a compressive stress on the side surface of the gate electrode formed on the n-type semiconductor layer and a side surface of the first spacer on the side surface of the gate electrode formed on the p-type semiconductor layer, the compressive stress of the second spacer being smaller than the compressive stress of the first spacer; and, removing the second spacer formed on the side surface of the first spacer on the side surface of the gate electrode formed on the p-type semiconductor layer.
A semiconductor device and a method of manufacturing the semiconductor device according to the embodiment of the present invention will be described with reference to the accompanying drawings.
First, as shown in
Next, by ion implantation technology, BF2 is implanted into the n-type silicon layer 11a and the gate electrode 14a in the order of 1014 cm−2, and As is implanted into the p-type silicon layer 11b and the gate electrode 14b in the order of 1014 cm−2. Then, annealing is carried out in non-oxidative atmosphere.
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Subsequently, a resist pattern, not shown, covering the gate electrode 14b and the first spacer 15b is formed over the p-type silicon layer 11b by using lithography technology, and then using the resist pattern as a mask, P is implanted into the n-type silicon layer 11a in the order of 1015 cm−2 by ion implantation technology to thereby form P+ diffusion regions 17 used as source/drain regions in the n-type silicon layer 11a, as shown in
According to the described embodiment, as means for applying stress to the channel region of the MISFET, a stress of the side wall film material of the gate electrode is utilized. Thus, it is possible to avoid an over-etching at forming contacts to the source and drain regions. In a conventional dual stress liner technique, a contact liner film having a tensile stress is formed on the n-channel MISFET region and a contact liner film having a compressive stress is formed on the p-channel MISFET region. The contact liners are superposed on the border between the n-channel and p-channel MISFET regions, and thus the thickness of the contact liners is twice that of the non-superposed region. Hence, it is required to carry out an over-etching when forming contacts to the source and drain regions. At the etching, the silicide layers are also subject to etching to degrade the junction leakage characteristics.
Also, according to the described embodiment, a silicon nitride film is used as the side wall film of the gate electrode of the n-channel MISFET, and a silicon oxide film is used as the side wall film of the gate electrode of the p-channel MISFET. Compression stress of silicon oxide is smaller than that of silicon nitride. As a consequence, the performance of the n-channel MISFET can be improved without deteriorating the performance of p-channel MISFET.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2004-217561 | Jul 2004 | JP | national |