This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2010-265371, filed on Nov. 29, 2010; the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a semiconductor device and a method of manufacturing the semiconductor device.
To realize a three-dimensional structure of a semiconductor device, there is a method of providing a through-electrode in a semiconductor layer in which a wire is formed. When the through-electrode is provided in the semiconductor layer, a through-hole insulating layer that insulates the semiconductor layer and the through-electrode is formed on a sidewall of a through-hole. If the through-hole insulating layer retracts from the front surface of the semiconductor layer, in some case, a conductor is embedded in a retracting section of the through-hole insulating layer and insulating properties for the semiconductor layer and the through-electrode are deteriorated.
In general, according to one embodiment, a semiconductor device includes a through-hole, a through-hole insulating layer, a through-electrode, and a sidewall insulating film. The through-hole is formed in a semiconductor layer. The through-hole insulting layer is formed on a sidewall of the through-hole to retract from the front surface of the semiconductor layer. The through-electrode is embedded in the through-hole via the through-hole insulating layer. The sidewall insulating film is formed on a sidewall of the through-electrode to be embedded in a retracting section of the through-hole insulating layer.
Exemplary embodiments of a semiconductor device and a method of manufacturing the semiconductor device will be explained below in detail with reference to the accompanying drawings. The present invention is not limited to the following embodiments.
In
In the semiconductor layer 3 in the pixel region R1, impurity diffusion layers 35 are formed for respective pixels. Therefore, photodiodes are formed for the respective pixels as photoelectric conversion sections. In an example shown in
Pixel separation layers 34 that separate the photoelectric conversion sections for the respective pixels are formed among the impurity diffusion layers 35. A light receiving surface P is provided on the rear surface side of the photoelectric conversion sections. As the pixel separation layers 34, a P+-type epitaxial semiconductor can be used.
In the pixel region R1, an organic film 41 is provided on the rear surface side of the photoelectric conversion sections. In the organic film 41, color filters 42 are formed for the respective pixels.
In the pixel region R1, gate electrodes 24 are formed on the front surface side of the semiconductor layer 3 via gate insulating films 14. Sidewall insulating films 25 are formed on sidewalls of the gate electrodes 24. For example, a silicon oxide film can be used as the gate insulating films 14, a polysilicon film can be used as the gate electrodes 24, and a silicon oxide film or a silicon nitride film can be used as the sidewall insulating films 25.
The gate electrodes 24 can form readout circuits that read out signals from the photoelectric conversion sections. As the readout circuits, for example, a row selection transistor, an amplification transistor, a reset transistor, a readout transistor, and a floating diffusion can be provided for the respective pixels.
On the other hand, in the peripheral region R2, a through-hole 6 is formed in the semiconductor layer 3 and the shield layer 21. A through-electrode 9 is embedded in the through-hole 6 via through-hole insulating layers 7 and 8. The through-hole insulating layers 7 and 8 are formed to retract from the front surface of the semiconductor layer 3. The through-electrode 9 can be projected from the front surface of the semiconductor layer 3. A recess 10 corresponding to retracting sections of the through-hole insulating layers 7 and 8 is formed between the semiconductor layer 3 and the through-electrode 9. A sidewall insulating film 12 embedded in the recess 10 is formed on a sidewall of the through-electrode 9. For example, polysilicon can be used as the through-electrode 9, a silicon oxide film can be used as the through-hole insulating layer 7, and a silicon nitride film can be used as the through-hole insulating layer 8. For example, a silicon oxide film or a silicon nitride film can be used as the sidewall insulating film 12.
On the rear surface side of the semiconductor layer 3, an insulating film 36 is formed on the shield layer 21 and a pad electrode 38 is formed on the insulating film 36 via a barrier metal film 37. An opening 36a for exposing the through-electrode 9 is formed in the insulating film 36. The pad electrode 38 is electrically connected to the through-electrode 9 via the opening 36a. For example, a silicon oxide film or a silicon nitride film can be used as the insulating film 36, a stacked structure of Ti and TIN can be used as the barrier metal film 37, and an Al film can be used as the pad electrode 38.
Further, in the peripheral region R2, protective films 39 and 40 are formed on the insulating film 36. Openings 39a and 40a for exposing the pad electrode 38 are respectively formed in the protective films 39 and 40. For example, a silicon oxide film can be used as the protective film 39 and a silicon nitride film can be used as the protective film 40.
In the pixel region R1 and the peripheral region R2, an interlayer insulating layer 26 is formed on the front surface side of the semiconductor layer 3. In the interlayer insulating layer 26, wires 28 and 30 are embedded for respective layers. A wire 32 is formed on the interlayer insulating layer 26. The wire 28 and the through-electrode 9 are connected to each other via embedded electrodes 27. The wires 28 and 30 are connected to each other via embedded electrodes 29. The wires 30 and 32 are connected to each other via embedded electrodes 31.
A protective film 33 is formed on the wire 32. A supporting substrate 22 is provided on the protective film 33. For example, a silicon oxide film can be used as the protective film 33 and a silicon substrate can be used as the supporting substrate 22. The supporting substrate 22 can be stuck to the protective film 33 by SiO2 direct joining.
The sidewall insulating film 12 is embedded in the recess 10 between the semiconductor layer 3 and the through-electrode 9, whereby a conductive material can be prevented from entering the recess 10 during formation of the gate electrode 24. Therefore, a leak path can be prevented from being formed between the semiconductor layer 3 and the through electrode 9. Even when the through-hole insulating layers 7 and 8 retract from the front surface of the semiconductor layer 3, it is possible to secure insulating properties for the semiconductor layer 3 and the through-electrode 9.
In the embodiment explained above, a method of using the polysilicon as the through-electrode 9 is explained. However, besides the polysilicon, W, Cu, or the like can be used. A method of using the silicon oxide film as the through-hole insulating layer 7 and using the silicon nitride film as the through-hole insulating layer 8 is explained. However, only one of the through-hole insulating layers 7 and 8 can be used as a single layer.
In
After a silicon oxide film 4 is formed on the semiconductor layer 3 by a method such as thermal oxidation of the semiconductor layer 3, a stopper layer 5 is stacked on the silicon oxide film 4 by a method such as the CVD. For example, a silicon nitride film can be used as the stopper layer 5. Through-holes 6 are formed in the stopper layer 5, the silicon oxide film 4, the semiconductor layer 3, and the shield layer 21 by using a photolithography technology and a dry etching technology. For example, the depth of the through-holes 6 can be set to about 4 micrometers and the diameter of the through-holes 6 can be set to about 600 nanometers.
Subsequently, as shown in
Through-electrodes 9 are formed on the stopper layer 5 by a method such as plating or the CVD to fill the through-holes 6.
As shown in
As shown in
As shown in
As shown in
As shown in
Consequently, the sidewall insulating film 12 can be embedded in the recesses 10 between the semiconductor layer 13 and the through-electrodes 9, the conductive film 15 can be prevented from entering the recesses 10, and a leak path can be prevented from being formed between the semiconductor layer 3 and the through-electrodes 9. Therefore, even when the through-hole insulating layers 7 and 8 retract from the front surface of the semiconductor layer 3, it is possible to secure insulating properties for the semiconductor layer 3 and the through-electrodes 9.
In
Subsequently, as shown in
The sidewall insulating film 12 is left in the projecting sections of the through-electrodes 9. This makes it possible to prevent the conductive film 15 from adhering to the sidewalls of the through-electrodes 9 and improve insulating properties for the semiconductor layer 3 and the through-electrodes 9.
In
Thereafter, after the embedded electrodes 27, 29, and 31 and the wires 28, 30, and 32 are formed in the interlayer insulating layer 26, the protective film 33 is formed on the interlayer insulating layer 26 and the supporting substrate 22 is joined to the protective film 33.
Subsequently, as shown in
After the insulating film 36 is formed on the shield layer 21, the barrier metal film 37 and the pad electrode 38 connected to the through-electrode 9 via the opening 36a are formed. Thereafter, after the protective films 39 and 40 are formed in the peripheral region R2, the color filters 42 are formed in the pixel region R1 for the respective pixels.
The sidewall insulating film 12 is embedded in the recess 10 between the semiconductor layer 3 and the through-electrode 9. Therefore, even when the through-electrode 9 is provided in a back-illuminated CMOS image sensor, a leak path can be prevented from being formed between the semiconductor layer 3 and the through-electrode 9. Therefore, it is possible to secure insulating properties for the semiconductor layer 3 and the through-electrode 9.
In the embodiment explained above, a method of forming a back-illuminated CMOS image sensor using an SOI substrate is explained. However, the present invention can be applied to a method of forming a back-illuminated CMOS image sensor using a bulk epitaxial substrate.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2010-265371 | Nov 2010 | JP | national |