Semiconductor device and semiconductor package

Information

  • Patent Grant
  • 11600590
  • Patent Number
    11,600,590
  • Date Filed
    Friday, March 22, 2019
    5 years ago
  • Date Issued
    Tuesday, March 7, 2023
    a year ago
Abstract
A semiconductor device and a semiconductor package including the same are provided. The semiconductor device includes a semiconductor element; a protective layer disposed adjacent to the surface of the semiconductor element, the protective layer defining an opening to expose the semiconductor element; a first bump disposed on the semiconductor element; and a second bump disposed onto the surface of the protective layer. The first bump has a larger cross-section surface area than the second bump.
Description
BACKGROUND
1. Technical Field

The present disclosure relates to a semiconductor device, and more particularly, to a semiconductor device including bumps and a semiconductor package comprising the device.


2. Description of the Related Art

In a semiconductor flip-chip bonding process, a chip is placed on a substrate (or another chip). The chip may be electrically connected to the substrate through metal bumps disposed on the chip, and through the bonding pads disposed on the substrate. Solder may be used to physically connect the metal bumps and the bonding pads.


Miniaturization has had a severe impact on the assembly stresses generated during molding of metal bumps on semiconductor devices. Such stresses may produce cracks in the bumps or even detachment of a chip or die, resulting in poor electrical connection between the chip and the substrate. Therefore, it would be desirable to provide a semiconductor device with improved bumps to reduce the assembly stresses generated during a molding process and prevent poor electrical connection between the chip and the substrate.


SUMMARY

In an aspect, a semiconductor device includes a semiconductor element; a protective layer disposed adjacent to the surface of the semiconductor element, the protective layer defining an opening to expose the semiconductor element; a first bump disposed on the semiconductor element; and a second bump disposed onto the surface of the protective layer. The first bump has larger cross-section surface area than the second bump.


In an aspect, a semiconductor device includes a semiconductor element; a first bump disposed proximal to a surface of the semiconductor element, wherein the first bump includes a first pillar and a first solder layer; and a second bump disposed proximal to the surface of the semiconductor element, wherein the second bump includes a second pillar and a second solder layer. The first pillar and the second pillar have substantially the same height, and the first solder layer and the second solder layer do not have substantially the same height. In addition, the first bump has larger cross-section surface area than the second bump.


In an aspect, a semiconductor package comprises a semiconductor device and a second semiconductor element. The semiconductor device comprises a first semiconductor element; a protective layer disposed adjacent to the surface of the first semiconductor element, the protective layer defining an opening to expose the first semiconductor element; a first bump disposed on the first semiconductor element; and a second bump disposed onto the surface of the protective layer, wherein the first bump has larger cross-section surface area than the second bump. The second semiconductor element comprises a first bonding pad disposed adjacent to a surface of the second semiconductor element and corresponding to the first pillar; wherein the first pillar is bonded to the first bonding pad.


In an aspect, a method of forming a semiconductor device, comprising: providing a semiconductor element, the semiconductor element comprising at least one bonding pad disposed adjacent to the surface of the semiconductor element; disposing a protective layer adjacent to the surface of the semiconductor element, the protective layer defining an opening to expose the bonding pad; disposing a first pillar on the bonding pad; and disposing a second pillar adjacent to the surface of the protective layer, wherein the first pillar has larger cross-section surface area than the second pillar.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 illustrates a cross-sectional view of a semiconductor device according to an embodiment of the present disclosure.



FIG. 2(a) illustrates a top view of the semiconductor device illustrated in FIG. 1 according to an embodiment of the present disclosure.



FIG. 2(b) illustrates a top view of the semiconductor device illustrated in FIG. 1 according to an embodiment of the present disclosure.



FIG. 3(a) illustrates a top view of the semiconductor device illustrated in FIG. 1 according to an embodiment of the present disclosure.



FIG. 3(b) illustrates a top view of the semiconductor device illustrated in FIG. 1 according to an embodiment of the present disclosure.



FIG. 4 illustrates a cross-sectional view of a semiconductor device according to an embodiment of the present disclosure.



FIG. 5 illustrates a cross-sectional view of an embodiment of a semiconductor package according to an embodiment of the present disclosure.



FIG. 6 illustrates a cross-sectional view of an embodiment of a semiconductor package according to an embodiment of the present disclosure.



FIG. 7(a), FIG. 7(b), FIG. 7(c), FIG. 7(d), FIG. 7(e), and FIG. 7(f) illustrate a manufacturing method in accordance with an embodiment of the present disclosure.



FIG. 8(a) and FIG. 8(b) illustrate a manufacturing method in accordance with an embodiment of the present disclosure.





DETAILED DESCRIPTION

Spatial descriptions, such as “above,” “top,” “bottom,” “higher,” “lower,” “under,” and so forth, are indicated with respect to the orientation shown in the figures unless otherwise specified. It should be understood that the spatial descriptions used herein are for purposes of illustration only, and that practical implementations of the structures described herein can be spatially arranged in any orientation or manner, provided that the merits of embodiments of this disclosure are not deviated by such arrangement.


In a semiconductor flip-chip bonding process, a chip is placed on a substrate (or another chip). The chip may be electrically connected to the substrate through metal bumps disposed on the chip, and through the bonding pads disposed on the substrate. Solder may be used to physically connect the metal bumps and the bonding pads. A reflow process melts the solder so that the metal bumps can bond with the bonding pads, to form a flip-chip bonding structure. However, such bonding structures can be fragile, as assembly stress is often generated during the molding process of the metal bumps. The assembly stress may break the metal bump or even cause detachment of a chip or die. A result may be poor electrical connection between the chip and the substrate and low reliability.


The present disclosure provides for an improved semiconductor device with improved metal bumps that can reduce assembly stress which is often generated during the molding process of the metal bumps.



FIG. 1 illustrates a cross-sectional view of a semiconductor device 100 according to an embodiment of the present disclosure. The semiconductor device 100 of FIG. 1 includes a semiconductor element 102, a protective layer 104, multiple first bumps 106, and multiple second bumps 108.


The semiconductor element 102 may be a die, a chip, a package, or an interposer. The semiconductor element 102 has a first surface 102a, a second surface 102b opposite to the first surface 102a, and one or more bonding pads 110. The bonding pad 110 is disposed adjacent to the first surface 102a of the semiconductor element 102. The bonding pad 110 may be, for example, a contact pad of a trace. In the embodiment of FIG. 1, the first surface 102a is an active surface, the bonding pad 110 is a contact pad, and the bonding pad 110 is disposed directly on the first surface 102a of the semiconductor element 102. The bonding pad 110 may include, for example, one of, or a combination of, copper, gold, indium, tin, silver, palladium, osmium, iridium, ruthenium, titanium, magnesium, aluminum, cobalt, nickel, or zinc, or other metals or metal alloys.


The protective layer 104 is disposed adjacent to the first surface 102a of the semiconductor element 102. As shown in FIG. 1, the protective layer 104 is disposed above the first surface 102a of the semiconductor element 102. The protective layer 104 defines one or more openings 104c. Each opening 104c corresponds to a respective bonding pad 110 and exposes at least a portion of the bonding pad 110. The protective layer 104 includes polyimide or other suitable materials (e.g., photosensitive materials). The protective layer 104 may be a passivation layer or an insulation layer (the material of which may be silicon oxide or silicon nitride, or another insulation material). In some embodiments, such as the one illustrated in FIG. 1, the protective layer 104 can be disposed on an insulation layer (or another protective layer) 112. The insulation layer (or another protective layer) 112 may cover a portion of the bonding pad 110 and cover the first surface 102a of the semiconductor element 102.


The first bump 106 is a conductive column structure. The first bump 106 is disposed proximal to the first surface 102a of the semiconductor element 102. The first bump 106 illustrated in FIG. 1 is disposed on the exposed portion of the illustrated bonding pad 110. As seen in FIG. 1, the first bump 106 may include a first under bump metallization (UBM) layer 1061, a first pillar 1063, a first barrier layer 1065, and a first solder layer 1067. In some embodiments, one, two, or three of the first UBM layer 1061, the first barrier layer 1045, and the first solder layer 1047 are omitted from the first bump 106 (e.g., the first bump is a pillar).


The second bump 108 is a conductive or an insulated column structure. The second bump is disposed proximal to the first surface 102a of the semiconductor element 102. The second bump 108 is disposed adjacent to the surface 104a of the protective layer 104. The second bump 108 illustrated in FIG. 1 is disposed onto the surface 104a of the protective layer 104. As seen in FIG. 1, the second bump 108 may include a second under bump metallization (UBM) layer 1081, a second pillar 1083, a second barrier layer 1085, and a second solder layer 1087. In some embodiments, one, two, or three of the second UBM layer 1081, the second barrier layer 1085, and the second solder layer 1087 are omitted from the second bump 108 (e.g., the first bump is a pillar). As described above, bonding structures can be fragile, as assembly stress is often generated during the molding process of the metal bumps. Therefore, the second bump 108 is disposed adjacent to the surface 104a of the protective layer 104 to share and reduce the assembly stress generated to the first bump 106 during the molding process of the metal bumps. Accordingly, breakage of the first bump 106 or detachment of the chip die that may be generated during the molding process of the metal bumps can be reduced or eliminated, and the electrical connection and reliability may correspondingly be improved.


As seen in FIG. 1, the second bump 108 is disposed at a plane higher than the first bump 106. As a result, if the first bump 106 and the second bump 108 have the same height (e.g., the first UBM layer 1061 and the second UBM layer 1081 have the same height; the first pillar 1063 and the second pillar 1083 have the same height; the first barrier layer 1065 and the second barrier layer 1085 have the same height; and the first solder layer 1067 and the second solder layer 1087 have the same height), there will be a height difference between the top of the first bump 106 and that of the second bump 108. Such height difference may cause poor co-planarity, and in turn poor solder connection, leading to a poor electrical connection. Thus, the present disclosure further provides that the first bump 106 should have larger cross-section surface area than the second bump 108 so that the height S1 of the first solder layer 1067 after reflow can be greater than the height S2 of the second solder layer 1087, so the difference between the first height H1 of the first bump 106 which is measured from the surface of the first bump 106 in contact with the semiconductor element 102 to the top of the first bump 106 and the third height H3 measured from the bottom of the first bump 106 to the top of the second bump 108 can be controlled to be less than 15 μm, less than 12 μm, less than 8 μm, or substantially the same after solder reflow (e.g., within manufacturing tolerances).


It is surprisingly found that a solder layer will have a smaller thickness after reflow if it is disposed on a pillar with a greater cross-section surface area. This may be associated with the surface tension between the solder layer 1067, 1087 and the barrier layer 1065, 1085 and/or the pillar 1063, 1083 underneath.



FIG. 2(a) illustrates a top view of an embodiment of the semiconductor device of FIG. 1, with the first bump 106 (including the pillar 1063) positioned on the bonding pad 110 on the semiconductor element 102. The first bump 106 may be in any shape as long as the first bump 106 has greater cross-section surface area than the second bump 108. In some embodiments, the first bump 106 has a circular or circular-like shape or an oval or oval-like shape. The first bump 106 has a first length L1 with respect to a first direction and a second length L2 with respect to a second direction. The first length L1 may be longer, shorter than, or equal to the second length L2. The first bump 106 illustrated in FIG. 2(a) has an oval or oval-like shape, where a ratio of the first length L1 to the second length L2 is about 1:1.2, about 1:1.5, about 1:1.7, about 1:1.9, or about 1:2.



FIG. 2(b) illustrates a top view of an embodiment of the semiconductor device of FIG. 1, with the second bump 108 (including the pillar 1083) positioned on the protective layer 104. The second bump 108 may be in any shape as long as the second bump 108 has smaller cross-section surface area than the first bump 106. In some embodiments, the second bump 108 has a circular or circular-like shape or an oval or oval-like shape. The second bump 108 has a third length L3 with respect to a first direction and a fourth length L4 with respect to a second direction. The third length L3 may be longer, shorter than, or equal to the fourth length L4. The second bump 108 illustrated in FIG. 2(b) has a circular or circular-like shape, where a ratio of the third length L3 to the fourth length L4 is about 1:1.


The first bump 106 may have a shape different from a shape of the second bump 108 or have a shape same or similar to a shape of the second bump 108. In some embodiments, the third length L3 of the second bump 108 falls within a range from 90% to 110% of the difference between the first length L1 of the first bump 106 and about 10 μm (e.g., when the first bump 106 has an oval or oval-like shape and the second bump 108 has a circular or circular-like shape). In some embodiments, the third length L3 of the second bump 108 falls within a range from 90% to 110% of the product of the first length and 0.7 (e.g., when the first bump 106 has a circular or circular-like shape and the second bump 108 has a circular or circular-like shape). In the embodiment illustrated in FIG. 2(a), FIG. 2(b), and FIG. 1, the first bump 106 has a shape different from the shape of the second bump 108. The first bump 106 has an oval or oval-like shape and the second bump 108 has a circular or circular-like shape.


A cap ratio can be determined by the thickness of the solder layer 1067, 1087 to the length L1, L3 of the bump 106, 108 with respect to a first direction. The cap ratio is determined depending on the design specifications. If a cap ratio of a solder layer is greater than 0.8, the solder layer may collapse and may not achieve its purpose of providing effective electrical connection. On the other hand, if a cap ratio of a solder layer is less than 0.3, the solder layer may expose the pillar underneath, which also may not achieve its purpose of providing effective electrical connection. In some embodiments, the first solder layer 1067 has a cap ratio of about 0.55 to about 0.65, a cap ratio of about 0.57 to about 0.63, or a cap ratio of about 0.58 to about 0.59. In some embodiments, the second solder layer 1087 has a cap ratio of about 0.50 to about 0.70, a cap ratio of about 0.52 to about 0.68, or a cap ratio of about 0.53 to about 0.66. In some embodiments, the first solder layer 1067 has a cap ratio of 0.55 to 0.65 and the second solder layer 1087 has a cap ratio of 0.50 to 0.70 (e.g., when the first bump 106 has an oval or oval-like shape and the second bump 108 has a circular or circular-like shape). In some embodiments, the first solder layer 1067 has a cap ratio of 0.55 to 0.65 and the second solder layer 1087 has a cap ratio of 0.60 to 0.80 (e.g., when the first bump 106 has a circular or circular-like shape and the second bump 108 has a circular or circular-like shape).



FIG. 3(a) illustrates a top view of an embodiment of the semiconductor device of FIG. 1, with a first bump 107 positioned on the bonding pad 110 on the semiconductor element 102. The semiconductor device is similar to that illustrated in FIG. 1, with a difference being that the first bump 107 in FIG. 3(a) has a circular or circular-like shape, where a ratio of the first length L1 to the second length L2 is about 1:1.



FIG. 3(b) illustrates a top view of an embodiment of the semiconductor device of FIG. 1, with a second bump 109 positioned on the protective layer 104. The semiconductor device and the second bump 109 are similar to those illustrated in FIG. 1, with a difference being that the third length L3 of the second bump 109 falls within a range from 90% to 110% of the product of the first length L1 of the first bump 107 illustrated in FIG. 3(a) and 0.7.



FIG. 4 illustrates a cross-sectional view of a semiconductor device according to an embodiment of the present disclosure. The semiconductor device 400 in FIG. 4 is similar to the semiconductor device 100 in FIG. 1, with differences including that the protective layer 404 covers a portion of the bonding pad 110. The protective layer 404 has or defines one or more openings 404c. Each opening 404c corresponds to a respective bonding pad 110 and exposes at least a portion of the bonding pad 110. In the embodiment of FIG. 4, the first bump 106 is disposed on the exposed portion of the illustrated bonding pad 110 and on a portion of the protective layer 404.



FIG. 5 illustrates a cross-sectional view of an embodiment of a semiconductor package 500 including the semiconductor device 100 of FIG. 1. The semiconductor package 500 of FIG. 5 includes the semiconductor device 100 of FIG. 1, a second semiconductor element 101, an underfill 524, and a plurality of connecting elements 522 for external connection.


The second semiconductor element 101 may be a chip, a substrate, a package, or an interposer. The second semiconductor element 101 includes a second bonding pad 518 and a third bonding pad 519 disposed adjacent to a surface of the second semiconductor element 101. As seen in FIG. 5, the second bonding pad 518 may electrically connect to the external environment through a conductive via 520 and a connecting element 522 (e.g., a bonding bond and/or trace) provided on the second semiconductor element 101. The second bonding pad 518, 519 may include, for example, one of, or a combination of, copper, gold, indium, tin, silver, palladium, osmium, iridium, ruthenium, titanium, magnesium, aluminum, cobalt, nickel, or zinc, or other metals or metal alloys.


The semiconductor device 100 may be electrically connected to the second semiconductor element 101 through the first bump 106 disposed on the semiconductor device 100 and through the second bonding pad 518 disposed adjacent to the surface of the second semiconductor element 101. The second bump 108 may be thermally or insulated connected to the second semiconductor element 101 through the second bump 108 disposed on the semiconductor device 100 and through the third bonding pad 519 disposed on the second semiconductor element 101. It should be noted that the third bonding pad 519 may be omitted. In some embodiments, the semiconductor device 100 may be thermally connected to the second semiconductor element 101 through the second bump 108 disposed on the semiconductor device 100 and through the third bonding pad 519 disposed adjacent to the surface of the second semiconductor element 101. In these embodiments, the heat from the semiconductor device 100 may be dissipated through the second bump 108 and the third bonding pad 519.


The underfill 524 is disposed between the semiconductor device 100 and the second semiconductor element 101 to protect the first bump 106 from oxidation, moisture, and other environment conditions to meet the packaging application specifications. In some embodiments, the underfill 524 is disposed between the semiconductor device 100 and the second semiconductor element 101 to protect the first bump 106 and the second bump 108 from oxidation, moisture, and other environment conditions. It should be noted that the underfill 524 may be omitted.



FIG. 6 illustrates a cross-sectional view of a semiconductor package 600 according to an embodiment of the present disclosure. The semiconductor package 600 is similar to the semiconductor package 500 illustrated in FIG. 5 except that a second insulation layer 626 is disposed between the semiconductor device 100 and the second semiconductor element 101 to protect the first bump 106 from oxidation, moisture, and other environment conditions to meet the packaging application specifications. In some embodiments, the second insulation layer 626 is disposed between the semiconductor device 100 and the second semiconductor element 101 to protect the first bump 106 and the second bump 108 from oxidation, moisture, and other environment conditions. In this embodiment, the second insulation layer 626 is a molding layer comprising a molding compound.



FIGS. 7(a)-7(f) illustrate a method for manufacturing a semiconductor device such as the semiconductor device 100 of FIG. 1.


Referring to FIG. 7(a), a semiconductor element (e.g., a die) 102 is provided. The semiconductor element 102 includes at least one bonding pad 110 on an active surface 102a of the semiconductor element 102. Each semiconductor element 102 may include a substrate, one or more integrated circuit devices, and one or more overlying interconnection structures therein. The integrated circuit devices may include one or more active devices such as transistors and/or passive devices such resistors, capacitors, inductors or a combination of two or more thereof.


An insulation layer (or a protective layer) 112 is disposed on the active surface 102a of the semiconductor element 102. The insulation layer 112 has or defines one or more openings 112c to expose the bonding pad 110. In some embodiments, the insulation layer 112 may cover a portion of the bonding pad 110. Alternatively, the insulation layer 112 fully exposes the bonding pad 110. In some embodiments, the opening 112c can be formed by, e.g., routing, etching or other suitable processes. In some embodiments, the insulation layer 112 is a passivation layer including silicon oxide, silicon nitride, gallium oxide, aluminum oxide, scandium oxide, zirconium oxide, lanthanum oxide, hafnium oxide, or another metal or non-metal oxide or nitride.


A protective layer 105 is disposed adjacent to the active surface 102a of the semiconductor element 102. In the embodiment illustrated in FIG. 5, the protective layer 105 is disposed on the surface 112a of the insulation layer 112 and covers the bonding pad 110. In some embodiments, a thickness of the protective layer 105 is about 3 μm to about 7 μm or about 4 μm to about 7 μm. In some embodiments, the protective layer 105 includes polyimide or other suitable materials (e.g., photosensitive materials).


Referring to FIG. 7(b), an opening 104c is formed to expose the bonding pad 110 and a portion of the insulation layer 112. As shown in FIG. 5, a width of the opening 104c is greater than a width of the opening 112c. Alternatively, the width of the opening 104c may be less than or substantially equal to the width of the opening 112c depending on design specifications. In some embodiments, the opening 104c can be formed by photolithography, etching, laser drilling, or other suitable processes.


Referring to FIG. 7(c), a patterned mask 714 is disposed adjacent to the surface 104a of the protective layer 104 to expose a portion of the bonding pad 110 and a portion of the protective layer 104. The patterned mask 714 defines or has a first opening 714c to expose a portion of the bonding pad 110 and defines or has a second opening 714d to expose a portion of the protective layer 104. The first opening 714c has a first width L1 from one side of the opening 714c to the opposite side of the opening 714c and has a second width L3 from one side of the opening 714d to the opposite side of the opening 714d, where the first width L1 is greater than the second width L2. The patterned mask 1401 may be formed, for example, by a photolithography technique.


Referring to FIG. 7(d), a first UBM layer 1061 is formed on the exposed portion of the bonding pad 110 and a second UBM layer 1081 is formed on the exposed portion of the protective layer 104. The first UBM layer 1061 and the second UBM layer 1081 may be formed with substantially the same height. The first UBM layer 1061 and the second UBM layer 1081 may be formed, for example, by a plating technique. The first UBM layer 1061 and the second UBM layer 1081 may independently include, but is not limited to, a metal, metal alloy, multi-metal or multi-alloy stack, such as a multi-alloy stack including, for example, a combination of copper, nickel, vanadium, chromium, and gold.


A first pillar 1063 with a first height P1 is formed on the first UBM layer 1061 and a second pillar 1083 with a second height P2 is formed on the second UBM layer 1081. The first height P1 may be greater, smaller than, or equal to the second height P1. In the embodiment illustrated in FIG. 7(d), the first height P1 and the second height P2 are substantially the same. The first pillar 1063 and the second pillar 1083 may be formed, for example, by a plating technique. The first pillar 1063 and the second pillar 1083 may independently include, but is not limited to, copper or another suitable metal or an alloy thereof.


Referring to FIG. 7(e), a first barrier layer 1065 is formed on the first pillar 1063 and a second barrier layer 1085 is formed on the second pillar 1083. The first barrier layer 1065 and the second barrier layer 1085 may be formed with substantially the same height. The first barrier layer 1065 and the second barrier layer 1085 may be formed, for example, by a plating technique. The first barrier layer 1065 and the second barrier layer 1085 may independently include, but is not limited to, nickel, copper, an alloy thereof, or another suitable metal or alloy.


In addition, a first solder layer 1068 with a first height S1* is formed on the first barrier layer 1065 and a second solder layer 1088 with a second height S2* is formed on the second barrier layer 1085. The first height S1* may be greater, smaller than, or equal to the second height S2*. In the embodiment illustrated in FIG. 7(e), the first height S1* and the second height S2* are substantially the same. The solder layer 1047a may be formed, for example, using photolithography and etching techniques.


Referring to FIG. 7(f), the patterned mask 714 is removed. Then, the first solder layer 1068 and the second solder layer 1088 are reflowed to form a semiconductor device 100 as illustrated in FIG. 1. As seen in FIG. 7(f), the first height H1* which is measured from the surface of the first UBM layer 1061 in contact with the semiconductor element 102 to the top of the first solder layer 1068 is smaller than the third height H3* measured from the bottom of the surface of the first UBM layer 1061 in contact with the semiconductor element 102 to the top of the second solder layer 1088 before the solder reflow as the second pillar 1083 is disposed on a plane higher than the first pillar 1063 and the first height S1* and the second height S2* are substantially the same, the first height P1 and the second height P2 are substantially the same, and the thickness of the first UBM layer 1061 together with the first barrier layer 1065 and that of the second UBM layer 1081 together with the second barrier layer 1085 are substantially the same.



FIGS. 8(a)-8(b) illustrate a method for manufacturing a semiconductor package such as the semiconductor device 500 of FIG. 5.


Referring to FIG. 8(a), the semiconductor device 100 and the semiconductor element 101 are provided. The semiconductor device 100 of FIG. 8(a) is the same as the semiconductor device of FIG. 1 and has the first bump 106 and the second bump 108. The first bump 106 has a first length L1 with respect to a first direction and the second bump 108 has a third length L3 with respect to a first direction.


The second semiconductor element 101 of FIG. 8(a) is the same as second semiconductor element 101 of FIG. 5 and has the second bonding pad 518 and the third bonding pad 519 disposed adjacent to a surface of the second semiconductor element 101. The first bonding pad 518 corresponds to the first pillar 106 and has a first width W1, where the first width W1 is greater or equal to the first length L1 of the first bump 106. The second bonding pad 519 corresponds to the second pillar 108 and has a second width W2, where the second width W2 is greater or equal to the second length L2 of the second bump 108. The first width W1 is greater than the second width W2 as the first length L1 is greater than the second length L2.


Referring to FIG. 8(b), the first pillar 106 of the semiconductor device 100 is bonded to the first bonding pad 518 of the second semiconductor element 101 and the second pillar 108 of the semiconductor device 100 is bonded to the second bonding pad 519 of the second semiconductor element 101. The bonding process may be formed by thermo-compression bonding. Then, an underfill 524 is disposed between the semiconductor device 100 and the second semiconductor element 101 to form a semiconductor package 500 as illustrated in FIG. 5.


As used herein and not otherwise defined, the terms “substantially,” “substantial,” “approximately” and “about” are used to describe and account for small variations. When used in conjunction with an event or circumstance, the terms can encompass instances in which the event or circumstance occurs precisely as well as instances in which the event or circumstance occurs to a close approximation. For example, when used in conjunction with a numerical value, the terms can encompass a range of variation of less than or equal to ±10% of that numerical value, such as less than or equal to ±5%, less than or equal to ±4%, less than or equal to ±3%, less than or equal to ±2%, less than or equal to ±1%, less than or equal to ±0.5%, less than or equal to ±0.1%, or less than or equal to ±0.05%. For example, a first numerical value can be deemed to be “substantially” the same or equal to a second numerical value if the first numerical value is within a range of variation of less than or equal to ±10% of the second numerical value, such as less than or equal to ±5%, less than or equal to ±4%, less than or equal to ±3%, less than or equal to ±2%, less than or equal to ±1%, less than or equal to ±0.5%, less than or equal to ±0.1%, or less than or equal to ±0.05%. As another example, a line or a plane can be substantially flat if a peak or depression of the line or plane is no greater than 5 μm, no greater than 1 μm, or no greater than 0.5 μm.


While the present disclosure has been described and illustrated with reference to specific embodiments thereof, these descriptions and illustrations are not limiting. It should be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the true spirit and scope of the present disclosure as defined by the appended claims. The illustrations may not necessarily be drawn to scale. There may be distinctions between the artistic renditions in the present disclosure and the actual apparatus due to manufacturing processes and tolerances. There may be other embodiments of the present disclosure which are not specifically illustrated. The specification and the drawings are to be regarded as illustrative rather than restrictive. Modifications may be made to adapt a particular situation, material, composition of matter, method, or process to the objective, spirit and scope of the present disclosure. All such modifications are intended to be within the scope of the claims appended hereto. While the methods disclosed herein have been described with reference to particular operations performed in a particular order, it will be understood that these operations may be combined, sub-divided, or re-ordered to form an equivalent method without departing from the teachings of the present disclosure. Accordingly, unless specifically indicated herein, the order and grouping of the operations are not limitations.

Claims
  • 1. A semiconductor device, comprising: a substrate comprising a pad disposed on a surface of the substrate;a first protective layer disposed over the surface of the substrate, the first protective layer comprising an opening to expose the pad;a second protective layer disposed between the first protective layer and the substrate, wherein the second protective layer comprises a top surface comprising an upper portion and a lower portion neither level with nor contacting the upper portion, wherein the first protective layer is disposed on the lower portion of the second protective layer and not on the upper portion of the second protective layer;a first bump comprising a first pillar disposed on the pad and a first reflowable material on the first pillar; anda second bump disposed outside the opening and comprising a second pillar disposed on the first protective layer, and comprising a second reflowable material on the second pillar,wherein an elevation of a top surface of the first pillar is lower than an elevation of a top surface of the second pillar, andwherein a thickness of the first reflowable material is greater than a thickness of the second reflowable material.
  • 2. The semiconductor device of claim 1, wherein a height of the first pillar is substantially equal to a height of the second pillar.
  • 3. The semiconductor device of claim 1, wherein a cross-section surface area of the first reflowable material is greater than a cross-section surface area of the second reflowable material from a top view perspective.
  • 4. The semiconductor device of claim 1, wherein a cross-section of the first bump is geometrically distinguishable from a cross-section of the second bump from a top view perspective.
  • 5. The semiconductor device of claim 4, wherein the cross-section of the first bump comprises a first length substantially along a minor axis of the cross-section of the first bump and a second length substantially along a major axis of the cross-section of the first bump, and wherein the first length is shorter than the second length from the top view perspective.
  • 6. The semiconductor device of claim 5, wherein the second bump comprises a third length on the cross-section of the second bump, the third length is substantially parallel to the minor axis of the first bump and substantially penetrating a center of the cross-section of the second bump, and the third length is shorter than the first length from the top view perspective.
  • 7. The semiconductor device of claim 6, wherein a radial distance between an edge of the first bump and an edge of the pad gradually reduces from a location passing by the minor axis toward a location passing by the major axis from the top view perspective.
  • 8. The semiconductor device of claim 5, wherein the major axis of the cross-section of the first bump is substantially parallel to an extending direction of a trace connected to the pad.
  • 9. The semiconductor device of claim 1, wherein the upper portion of the top surface contacts an inner sidewall of the second protective layer facing the first pillar and contacts an outer sidewall of the second protective layer facing the first protective layer, wherein the lower portion of the top surface is partially exposed from the first protective layer.
  • 10. The semiconductor device of claim 9, wherein an inner sidewall of the first protective layer is tapered from a top surface of the first protective layer toward a top surface of the second protective layer.
  • 11. The semiconductor device of claim 9, wherein the inner sidewall of the second protective layer is free from contacting the first protective layer.
  • 12. The semiconductor device of claim 10, wherein a lateral distance between the outer sidewall of the second protective layer and the first protective layer is greater than a lateral distance between the inner sidewall of the second protective layer and the first bump.
  • 13. The semiconductor device of claim 1, wherein the second protective layer comprises a first portion covering and conformal with the pad and a second portion outside the first portion, wherein the first protective layer is disposed on the second portion of the second protective layer and outside a vertical projection of the first portion of the second protective layer, and wherein a height of the first pillar is substantially equal to a height of the second pillar, wherein a cross-section surface area of the first reflowable material is greater than a cross-section surface area of the second reflowable material from a top view perspective, and wherein a cross-section of the first bump is geometrically distinguishable from a cross-section of the second bump from a top view perspective.
  • 14. A semiconductor device comprising: a first substrate comprising a first pad disposed on a surface of the first substrate;a first protective layer disposed over the surface of the first substrate, the first protective layer comprising an opening to expose the first pada first bump disposed on the first pad;a second bump disposed on the first protective layer and outside the opening;a second substrate disposed over the first substrate; anda first conductive via disposed in the second substrate electrically connected to the second pad, and a second conductive via disposed in the second substrate connected to the third pad, wherein a width of a cross-section of the second conductive via is smaller than a width of the cross-section of the first conductive via from a top view perspective,wherein the first bump is configured to electrically connect the first substrate to the second substrate and wherein the second bump is configured to dissipate heat from the first substrate and to the second substrate, andwherein the second substrate comprises a second pad electrically connecting to the first bump and comprises a third pad connected to the second bump, and wherein the third pad is configured to dissipate heat from the second bump.
  • 15. The semiconductor device of claim 14, wherein in a cross-sectional view, a width of the first bump is greater than a width of the second pad, and a width of the second bump is less than a width of the third.
  • 16. The semiconductor device of claim 15, wherein the first bump comprises a first pillar disposed on the first pad and a first reflowable material between the first pillar and the second pad, wherein the second bump comprises a second pillar disposed on the first protective layer outside the opening and comprises a second reflowable material between the second pillar and the third pad, and wherein a thickness of the first reflowable material is greater than a thickness of the second reflowable material.
  • 17. The semiconductor device of claim 14, wherein the second substrate comprises a second pad electrically connecting to the first bump and comprises a third pad electronically connecting to the second bump, and wherein the third pad is configured to dissipate heat from the second bump, and wherein a vertical projection of a width of the first bump is greater than a vertical projection of a width of the second pad, and a vertical projection of a width of the second bump is smaller than a vertical projection of a width of the third pad.
US Referenced Citations (247)
Number Name Date Kind
5869881 Lee Feb 1999 A
5943597 Kleffner Aug 1999 A
6096595 Huang Aug 2000 A
6114231 Chen Sep 2000 A
6218302 Braeckelmann Apr 2001 B1
7019407 Chen Mar 2006 B2
7170162 Chang Jan 2007 B2
7462942 Tan et al. Dec 2008 B2
7977783 Park Jul 2011 B1
8022544 Lin Sep 2011 B2
8129267 Cabral, Jr. Mar 2012 B2
8304867 McCarthy Nov 2012 B2
8405213 Chen Mar 2013 B2
8421211 Kang et al. Apr 2013 B2
8569162 Chien Oct 2013 B2
8710657 Park Apr 2014 B2
8778738 Lin Jul 2014 B1
8829676 Yu Sep 2014 B2
8877554 Tsai Nov 2014 B2
8970035 Lin Mar 2015 B2
9059107 Pan Jun 2015 B2
9219016 Lin Dec 2015 B2
9281234 Chen Mar 2016 B2
9318429 Hu Apr 2016 B2
9337141 Lin May 2016 B2
9391028 Chen Jul 2016 B1
9391046 Park Jul 2016 B2
9449947 Yu Sep 2016 B2
9460987 Hung Oct 2016 B2
9484227 Cheng Nov 2016 B1
9508671 Chiu Nov 2016 B2
9570366 Jeng Feb 2017 B2
9570410 Chang Feb 2017 B1
9589903 Chen Mar 2017 B2
9595482 Chen Mar 2017 B2
9640531 Or-Bach May 2017 B1
9653391 Yew May 2017 B1
9659805 Hu May 2017 B2
9666502 Chen May 2017 B2
9685411 Chen Jun 2017 B2
9735131 Su Aug 2017 B2
9754906 Tsai Sep 2017 B2
9768139 Chiu Sep 2017 B2
9793230 Yu Oct 2017 B1
9824990 Chen Nov 2017 B2
9825006 Miki Nov 2017 B2
9825007 Chen Nov 2017 B1
9837359 Chiu Dec 2017 B1
9847269 Lin Dec 2017 B2
9859229 Tsai Jan 2018 B2
9859254 Yu Jan 2018 B1
9870997 Chang Jan 2018 B2
9899248 Yu Feb 2018 B2
9911672 Wu Mar 2018 B1
9922895 Chiu Mar 2018 B2
9922896 Cheng Mar 2018 B1
9935080 Hung Apr 2018 B2
9935090 Yu Apr 2018 B2
9960137 Huang May 2018 B1
9966360 Yu May 2018 B2
9978657 Liu May 2018 B2
9984960 Hwang May 2018 B2
9985006 Jeng May 2018 B2
10008462 Seo Jun 2018 B2
10043770 Chen Aug 2018 B2
10049986 Liu Aug 2018 B2
10068853 Hu Sep 2018 B2
10103125 Yu Oct 2018 B2
10115647 Huang Oct 2018 B2
10128193 Chen Nov 2018 B2
10134708 Yu Nov 2018 B2
10141288 Hsieh Nov 2018 B2
10157807 Chiang Dec 2018 B2
10157846 Chen Dec 2018 B2
10163701 Lee Dec 2018 B2
10163745 Chiu Dec 2018 B2
10163800 Chen Dec 2018 B2
10163813 Lin Dec 2018 B2
10163866 Chen Dec 2018 B2
10181448 Hung Jan 2019 B2
10325853 Yu Jun 2019 B2
10559547 Shibata Feb 2020 B2
10622310 Yang Apr 2020 B2
11233176 Lee Jan 2022 B2
20040266163 Horng Dec 2004 A1
20050017376 Tsai Jan 2005 A1
20050077624 Tan et al. Apr 2005 A1
20060087034 Huang Apr 2006 A1
20060138671 Watanabe Jun 2006 A1
20060214293 Park Sep 2006 A1
20060226542 Chien Oct 2006 A1
20070205520 Chou Sep 2007 A1
20080042275 Kuan Feb 2008 A1
20080224326 Kuo Sep 2008 A1
20080233731 Lin Sep 2008 A1
20080308934 Alvarado Dec 2008 A1
20090205202 Tanaka Aug 2009 A1
20090206411 Koketsu Aug 2009 A1
20090244865 Tanaka Oct 2009 A1
20090283877 Tsai Nov 2009 A1
20100090352 Muramatsu Apr 2010 A1
20100133705 Fillion Jun 2010 A1
20110114986 Kojima May 2011 A1
20110198747 Kuo Aug 2011 A1
20110204515 Fazelpour Aug 2011 A1
20110233585 Kojima Sep 2011 A1
20110272819 Park Nov 2011 A1
20110291288 Wu Dec 2011 A1
20120007230 Hwang Jan 2012 A1
20120012985 Shen Jan 2012 A1
20120061823 Wu Mar 2012 A1
20120104604 McCarthy May 2012 A1
20120126368 Chan May 2012 A1
20120129333 Yim May 2012 A1
20120153462 Wakiyama Jun 2012 A1
20120280385 Tain Nov 2012 A1
20120313236 Wakiyama Dec 2012 A1
20130026622 Chuang Jan 2013 A1
20130032923 Lin Feb 2013 A1
20130043583 Wu Feb 2013 A1
20130062760 Hung Mar 2013 A1
20130093077 Liang Apr 2013 A1
20130127052 Tu May 2013 A1
20130154108 Lin Jun 2013 A1
20130168848 Lin Jul 2013 A1
20130187270 Yu Jul 2013 A1
20130249080 Lin Sep 2013 A1
20130249082 Chien Sep 2013 A1
20130256876 Lee Oct 2013 A1
20130264684 Yu Oct 2013 A1
20130299967 Daniels Nov 2013 A1
20130307140 Huang Nov 2013 A1
20130341784 Lin Dec 2013 A1
20130341800 Tu Dec 2013 A1
20140048906 Shim Feb 2014 A1
20140061897 Lin Mar 2014 A1
20140070396 Kyozuka Mar 2014 A1
20140077374 Lin Mar 2014 A1
20140117533 Lei May 2014 A1
20140167254 Yu Jun 2014 A1
20140252646 Hung Sep 2014 A1
20140287541 Yasumura Sep 2014 A1
20140319522 Daubenspeck Oct 2014 A1
20140374899 Yang Dec 2014 A1
20150048499 Tai Feb 2015 A1
20150098204 Yoshikawa Apr 2015 A1
20150108645 Daubenspeck Apr 2015 A1
20150123266 Wu May 2015 A1
20150145145 Tsuyutani May 2015 A1
20150187636 Ho Jul 2015 A1
20150235977 Shao Aug 2015 A1
20150255406 Miao Sep 2015 A1
20150262952 Lee Sep 2015 A1
20150287697 Tsai Oct 2015 A1
20150311132 Kuo Oct 2015 A1
20150348904 Huang Dec 2015 A1
20150349207 Sogo Dec 2015 A1
20160005702 Shih Jan 2016 A1
20160005707 Kwon Jan 2016 A1
20160005716 Yu Jan 2016 A1
20160093572 Chen Mar 2016 A1
20160093580 Scanlan Mar 2016 A1
20160118297 Chen Apr 2016 A1
20160163564 Yu Jun 2016 A1
20160163578 Yu Jun 2016 A1
20160190041 Gong Jun 2016 A1
20160190098 Chen Jun 2016 A1
20160276248 Huang Sep 2016 A1
20160276278 Tsai Sep 2016 A1
20160307788 Hu Oct 2016 A1
20160307861 Lin Oct 2016 A1
20160307864 Chiu Oct 2016 A1
20160351540 Ogiso Dec 2016 A1
20160351543 Ryu Dec 2016 A1
20160358900 Lai Dec 2016 A1
20160372630 Jang Dec 2016 A1
20160379747 Wolter Dec 2016 A1
20160379950 Tsai Dec 2016 A1
20170005035 Chen Jan 2017 A1
20170005052 Chen Jan 2017 A1
20170005054 Chiu Jan 2017 A1
20170005067 Yang Jan 2017 A1
20170018534 Miki Jan 2017 A1
20170084589 Kuo Mar 2017 A1
20170092581 Chiu Mar 2017 A1
20170108173 Kim Apr 2017 A1
20170110421 Liu Apr 2017 A1
20170125346 Liu May 2017 A1
20170133354 Chen May 2017 A1
20170176804 Choi Jun 2017 A1
20170188458 Hsieh Jun 2017 A1
20170263821 In Sep 2017 A1
20170271283 Lee Sep 2017 A1
20170278814 Hung Sep 2017 A1
20170323840 Chiu Nov 2017 A1
20170338196 Chiu Nov 2017 A1
20170345762 Chiu Nov 2017 A1
20180013052 Oliver Jan 2018 A1
20180017870 Ge Jan 2018 A1
20180025986 Chiu Jan 2018 A1
20180061669 Liao Mar 2018 A1
20180061787 Wu Mar 2018 A1
20180076151 Min Mar 2018 A1
20180082988 Cheng Mar 2018 A1
20180090460 Chu Mar 2018 A1
20180096939 Chiu Apr 2018 A1
20180096943 Chiu Apr 2018 A1
20180122761 Huang May 2018 A1
20180151493 Ku May 2018 A1
20180151495 Hsu May 2018 A1
20180204780 Chiu Jul 2018 A1
20180204813 Ogumi Jul 2018 A1
20180233474 Yu Aug 2018 A1
20180301389 Liu Oct 2018 A1
20180337143 Lu Nov 2018 A1
20180350784 Cheng Dec 2018 A1
20180366347 Chuang Dec 2018 A1
20180366410 Chen Dec 2018 A1
20180366412 Hsieh Dec 2018 A1
20180373079 Yeh Dec 2018 A1
20180374797 Hu Dec 2018 A1
20180374822 Yu Dec 2018 A1
20180374824 Yu Dec 2018 A1
20190006306 Shibata Jan 2019 A1
20190035759 Tsai Jan 2019 A1
20190067230 Liu et al. Feb 2019 A1
20190109016 Koduri Apr 2019 A1
20190109105 Koduri Apr 2019 A1
20190109110 Koduri Apr 2019 A1
20190123711 Revier Apr 2019 A1
20190131249 Hsieh May 2019 A1
20190148343 Yu May 2019 A1
20190164782 Shih May 2019 A1
20190311978 Cheah Oct 2019 A1
20190312018 Lai Oct 2019 A1
20200013742 Chen Jan 2020 A1
20200066582 Liao Feb 2020 A1
20200251432 Lin Aug 2020 A1
20210135059 Lee May 2021 A1
20210287997 Chen Sep 2021 A1
20210335715 Kao Oct 2021 A1
20210358859 Chen Nov 2021 A1
20220028801 Tien Jan 2022 A1
20220139854 Chang May 2022 A1
20220199509 Huang Jun 2022 A1
20220199538 Lu Jun 2022 A1
20220302004 Yen Sep 2022 A1
Related Publications (1)
Number Date Country
20200303334 A1 Sep 2020 US