This disclosure relates generally to a semiconductor device and, more particularly, relates to signal integrity and power delivery of a semiconductor device.
The semiconductor industry is producing more and more capable components with smaller and smaller feature sizes. The production of such semiconductor devices reveals new design and manufacturing challenges to be addressed in order to maintain or improve semiconductor device performance. Simultaneously having semiconductor wiring stacks with high density, high yield, good signal integrity as well as suitable power delivery may present challenges.
In an embodiment, this disclosure relates to a semiconductor device. The semiconductor device may include one or more layers. The semiconductor device may include channels adapted to carry signals or deliver power. The semiconductor device may include a signal channel and a power channel. The power channel may include a first power channel cross-sectional portion and a second power channel cross-sectional portion. The first power channel cross-sectional portion and the signal channel may have a substantially equivalent cross-sectional area. A first conductor in the power channel may have a first cross-sectional area. A second conductor in the signal channel may have a second cross-sectional area. The second cross-sectional area may be smaller than the first cross-sectional area.
In an embodiment, this disclosure relates to a method of manufacture of a semiconductor device. The method may include establishing a signal conductor layer including a signal channel and a power channel. The power channel may include a first power channel cross-sectional portion and a second power channel cross-sectional portion. The first power channel cross-sectional portion and the signal channel may have a substantially equivalent cross-sectional area. The method may include introducing a first conductor in the power channel having a first cross-sectional area The method may include introducing a second conductor in the signal channel having a second cross-sectional area. The second cross-sectional area may be smaller than the first cross-sectional area.
A wiring track on a given plane of a semiconductor device may be designed to lithography and dielectric breakdown specifications. Having signal traces and power traces on a given plane may present challenges due to sometimes favoring low capacitance on signal wires and high capacitance on power wires. Designing may allow for low capacitance on signal wiring tracks and high capacitance on power wiring tracks. Aspects of the disclosure may permit selectively increasing a trench depth without causing negative implications. Aspects of the disclosure may allow design of unique routing wires on a plane of wires of a semiconductor device. Aspects of the disclosure may reduce resistance and increase capacitance on a wiring track adapted to deliver power. Aspects may be achieved with little or no lateral capacitance or signal coupling on a wiring track adapted to carry a signal.
Aspects of the disclosure may include a signal conductor layer. The signal conductor layer may be a metal layer. The signal conductor layer may include channels which may be established. The channels may be trenches. The channels may include a power channel and a signal channel. The power channel may include a first power channel cross-sectional portion and a second power channel cross-sectional portion. The channels, including the channel cross-sectional portions, may include a conductor which may be introduced. Aspects may include a cross-sectional area of the channels and the channel cross-sectional portions. Aspects may also include a cross-sectional area for each conductor.
The signal conductor layer 100 may include a channel. A channel may be a trench. The channel may be adapted to hold a wiring track or wire which may be adapted to carry a signal or deliver power. In particular, the signal conductor layer 100 may include a power channel 110. The power channel 110 may be a trench. The power channel 110 may include a first power channel cross-sectional portion 141 and a second power channel cross-sectional portion 142, each power channel cross-sectional portion may be a trench. The first power channel cross-sectional portion 141 may have a cross-sectional height 131 and a cross-sectional width 132. A cross-sectional area of the first power channel cross-sectional portion 141 may be the product of the cross-sectional height 131 and the cross-sectional width 132. The second power channel cross-sectional portion 142 may have a cross-sectional height 135 and a cross-sectional width 133. A cross-sectional area of the second power channel cross-sectional portion 142 may be the product of the cross-sectional height 135 and the cross-sectional width 133. A cross-sectional area of the power channel 110 may be the sum of the cross-sectional area of the first power channel cross-sectional portion 141 and the cross-sectional area of the second power channel cross-sectional portion 142. The power channel 110 may include a conductor 101A which may be adapted to deliver power. A first cross-sectional area of the conductor 101A in the power channel 110 may be the sum of the product of the cross-sectional height 131 and the cross-sectional width 132 and the product of the cross-sectional height 135 and the cross-sectional width 133.
Also, the signal conductor layer 100 may include a signal channel 120. The signal channel 120 may be a trench. The signal channel 120 may have the cross-sectional height 131 and the cross-sectional width 132. A cross-sectional area of the signal channel 120 may be the product of the cross-sectional height 131 and the cross-sectional width 132. The cross-sectional area of the first power channel cross-sectional portion 141 may be substantially equivalent to the cross-sectional area of the signal channel 120. A substantially equivalent area may be an area of a first particular cross-section within ten percent of an area of a second particular cross-section. The signal channel 120 may include a conductor 101B which may be adapted to carry a signal. A second cross-sectional area of the conductor 101B in the signal channel 120 may be the product of the cross-sectional height 131 and a cross-sectional width 132. The second cross-sectional area of the conductor 101B in the signal channel 120 may be smaller than the first cross-sectional area of the conductor 101A in the power channel 110. Aspects described may reduce resistance and increase capacitance on a wiring track adapted to deliver power. Aspects may be achieved with little or no lateral capacitance or signal coupling on a wiring track adapted to carry a signal.
In embodiments, the cross-sectional area of the second power channel cross-sectional portion may be at least ten percent of the cross-sectional area of the first power channel cross-sectional portion. In embodiments, the cross-sectional area of the second power channel cross-sectional portion may be no more than thirty percent of the cross-sectional area of the first power channel cross-sectional portion. In embodiments, the second cross-sectional area may be at least seventy percent of the first cross-sectional area. In embodiments, the second cross-sectional area may be no more than ninety-five percent of the first cross-sectional area. In embodiments, a cross-sectional width of the second power channel cross-sectional portion may be at least eighty percent of a cross-sectional width of the first power channel cross-sectional portion. In embodiments, a cross-sectional height of the second power channel cross-sectional portion may be at least ten percent of a cross-sectional height of the first power channel cross-sectional portion. In embodiments, a cross-sectional height of the second power channel cross-sectional portion may be no more than sixty percent of a cross-sectional height of the first power channel cross-sectional portion. A variety of cross-sectional area, width, and height relationships are considered, including but not limited to the embodiments described above.
In the foregoing, reference is made to various embodiments. It should be understood, however, that this disclosure is not limited to the specifically described embodiments. Instead, any combination of the described features and elements, whether related to different embodiments or not, is contemplated to implement and practice this disclosure. Many modifications and variations may be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. Furthermore, although embodiments of this disclosure may achieve advantages over other possible solutions or over the prior art, whether or not a particular advantage is achieved by a given embodiment is not limiting of this disclosure. Thus, the described aspects, features, embodiments, and advantages are merely illustrative and are not considered elements or limitations of the appended claims except where explicitly recited in a claim(s).
Number | Name | Date | Kind |
---|---|---|---|
5663677 | Freyman et al. | Sep 1997 | A |
5726499 | Irinoda | Mar 1998 | A |
6091154 | Ohkawa | Jul 2000 | A |
6407455 | Wald et al. | Jun 2002 | B1 |
6498069 | Grivna | Dec 2002 | B1 |
7268434 | Nakashima | Sep 2007 | B2 |
7648900 | Kirby | Jan 2010 | B2 |
8404535 | Yu et al. | Mar 2013 | B2 |
20010036734 | Gris | Nov 2001 | A1 |
20010038137 | Akram | Nov 2001 | A1 |
20010054764 | Nitta et al. | Dec 2001 | A1 |
20010055840 | Verret | Dec 2001 | A1 |
20020019100 | Shukuri et al. | Feb 2002 | A1 |
20020039836 | Venkatesan et al. | Apr 2002 | A1 |
20020055230 | Chang | May 2002 | A1 |
20020076900 | Park et al. | Jun 2002 | A1 |
20020185684 | Campbell et al. | Dec 2002 | A1 |
20030022422 | Torii et al. | Jan 2003 | A1 |
20030151099 | Yoshiyama et al. | Aug 2003 | A1 |
20030183877 | Yagishita et al. | Oct 2003 | A1 |
20060012052 | McDevitt et al. | Jan 2006 | A1 |
20060097397 | Russell | May 2006 | A1 |
20060189137 | Anderson et al. | Aug 2006 | A1 |
20070222082 | Sonohara et al. | Sep 2007 | A1 |
20070264812 | Lung | Nov 2007 | A1 |
20070273044 | Yang et al. | Nov 2007 | A1 |
20080029834 | Sell | Feb 2008 | A1 |
20080283960 | Lerner | Nov 2008 | A1 |
20100301486 | Frohberg et al. | Dec 2010 | A1 |
20110001168 | Ko et al. | Jan 2011 | A1 |
20110014786 | Sezginer et al. | Jan 2011 | A1 |
20110070739 | Cheng et al. | Mar 2011 | A1 |
20110115047 | Hebert et al. | May 2011 | A1 |
20110147936 | Chu et al. | Jun 2011 | A1 |
20110217838 | Hsieh et al. | Sep 2011 | A1 |
20110227232 | Bonilla et al. | Sep 2011 | A1 |
20110281410 | Liu et al. | Nov 2011 | A1 |
20110291292 | Frohberg et al. | Dec 2011 | A1 |
20120110521 | Agarwal et al. | May 2012 | A1 |
20120161889 | Ozawa et al. | Jun 2012 | A1 |
20120299188 | Chen et al. | Nov 2012 | A1 |
20130003108 | Agarwal et al. | Jan 2013 | A1 |
20130007674 | Abou Ghaida et al. | Jan 2013 | A1 |
20130043556 | Horak et al. | Feb 2013 | A1 |
20130061183 | Abou Ghaida et al. | Mar 2013 | A1 |
20130061185 | Abou Ghaida et al. | Mar 2013 | A1 |
20130334610 | Moroz et al. | Dec 2013 | A1 |
Number | Date | Country |
---|---|---|
101673311 | Mar 2010 | CN |
201910624 | Jul 2011 | CN |
1020110002749 | Jan 2011 | KR |
Entry |
---|
Allen et al., “Multiple-Patterned Semiconductor Device Channels”, filed Mar. 11, 2013. |
Allen et al., “Semiconductor Device Channels”, filed Mar. 11, 2013, U.S. Appl. No. 13/795,386. |
Sapatnekar, S., et al. “Analysis and Optimization of Power Grids”, IEEE, Design & Test of Computers. Published May-Jun. 2003, vol. 20 Issue 3, pp. 7-15, © 2003 IEEE. |
Mirsaeedi, M., et al., “A statistical yield optimization framework for interconnect in double patterning lithography”, Nov. 2011. Microelectronics Journal, vol. 42, Issue 11, pp. 1231-1238. |
Mirsaeedi, M., et al., “Overlay-aware interconnect yield modeling in double patterning lithography”, Jun. 2-4, 2010, IEEE International Conference on IC Design and Technology (ICICDT), pp. 138-141. |
Yang, J. et al., “Overlay aware interconnect and timing variation modeling for Double Patterning Technology”, Nov. 10-13, 2008, IEEE/ACM International Conference on Computer-Aided Design, ICCAD 2008, pp. 488-493. |
Chen, E., “III. Wet and Dry Etching”, Apr. 12, 2004. Applied Physics 298r. pp. 1-18. |
Number | Date | Country | |
---|---|---|---|
20140264942 A1 | Sep 2014 | US |