Claims
- 1. A semiconductor device fabrication system comprising:
a photoresist coating unit for coating a wafer with a specific photoresist; a developing unit for forming a photoresist pattern on the wafer coated with the photoresist; and a cross-linking unit for cross-linking the photoresist pattern to provide a stabilized flow during the flow process for the photoresist pattern.
- 2. The semiconductor device fabrication system of the claim 1, wherein the system is one of a spinner and a track system.
- 3. The semiconductor device fabrication system of the claim 1, further comprising:
a HMDS coating unit for increasing the adhesiveness of photoresist on the surface of a wafer transferred from a wafer loading unit before delivery of the wafer to the photoresist coating unit; a bake unit for baking the wafer having photoresist thereon, and passing the wafer through an exposure and a development; and a Wafer Edge Exposure (WEE) unit for exposing an edge portion of the wafer by a certain thickness.
- 4. The semiconductor device fabrication system of the claim 3, comprising at least one of the wafer loading unit, the HMDS coating unit, the photoresist coating unit, the coating unit, the bake unit, the Wafer Edge Exposure unit, and the cross-linking unit respectively.
- 5. The semiconductor device fabrication system of the claim 1, wherein the crosslinking unit is a UV bake unit for irradiating the developed wafer with UV light.
- 6. The semiconductor device fabrication system of the claim 5, wherein the UV bake unit comprises:
a UV lamp placed on the upper part of the UV bake unit, and producing UV light; and a hot plate placed on the lower part of the UV bake unit, and heating the wafer which is mounted at a distance away from the UV lamp.
- 7. The semiconductor device fabrication system of the claim 6, wherein the UV lamp is a Microwave-Excited Lamp or Mercury-Xenon Lamp.
- 8. The semiconductor device fabrication system of the claim 2, further comprising:
a process chamber for carrying out an etching process for a sublayer on the wafer using the photoresist pattern as an etch mask, the position of the process chamber in the system facilitating transfer of the wafer between the cross-linking unit and the process chamber.
- 9. The semiconductor device fabrication system of the claim 8, further comprising a load lock chamber connecting the cross-linking unit and the process chamber.
- 10. A method of forming a semiconductor device pattern comprising:
a) coating a wafer with a photoresist; b) aligning a photo mask on the photoresist, and carrying out an exposure; c) forming a photoresist pattern on the wafer; d) carrying out a cross-linking of the photoresist pattern; and e) carrying out a flow bake for the photoresist pattern after the cross-linking.
- 11. The method of forming a semiconductor device pattern of the claim 10, wherein the photoresist is for i-line or Deep Ultraviolet (DVU).
- 12. The method of forming a semiconductor device pattern of the claim 11, wherein the photo mask uses a Phase Shift Mask (PSM) when using the i-line photoresist.
- 13. The method of forming a semiconductor device pattern of the claim 12, wherein the i-line photoresist is a positive photoresist comprising a base resin, a photo active compound(PAC), solvent,etc., and, as an additive for activating the Cross Linking reaction of the photoresist pattern, 2,4,6-triamino-1,3,5-triazine is added.
- 14. The method of forming a semiconductor device pattern of the claim 10, wherein the photoresist pattern is a contact hole pattern.
- 15. The method of forming a semiconductor device pattern of the claim 10, wherein said carrying out a cross-linking includes to UV-baking the photoresist pattern.
- 16. The method of forming a semiconductor device pattern of the claim 15, wherein the UV baking includes irradiating the photoresist pattern with UV light and performing a bake process of heating the photoresist pattern simultaneously.
- 17. The method of forming a semiconductor device pattern of the claim 15, further comprising, before said UV baking, hard-baking the photoresist pattern.
- 18. The method of forming a semiconductor device pattern of the claim 16, wherein said heating provides heat between 50 to 140° C.
- 19. The method of forming a semiconductor device pattern of the claim 16, wherein said irradiating with UV light is carried out for 10 to 80 sec.
- 20. The method of forming a semiconductor device pattern of the claim 10, wherein a process temperature of the flow bake ranges from 140 to 200° C.
- 21. The method of forming a semiconductor device pattern of the claim 20, wherein a process time for the flow bake ranges from 80 to 120 sec.
- 22. The method of forming a semiconductor device pattern of the claim 10, wherein the flow bake is carried out at least one time repeatedly.
- 23. The method of forming a semiconductor device pattern of the claim 10, wherein said cross-linking comprises:
a) hard-baking the photoresist pattern; and b) carrying out a development for the photoresist pattern passing through the hard-bake.
- 24. The method of forming a semiconductor device pattern of the claim 23, wherein said carrying out a development for the photoresist pattern passing through the hard-bake is carried out at least two times repeatedly.
- 25. A positive photoresist of i-line source for manufacturing semiconductor devices comprising a base resin, a photo active compound(PAC), a solvent, and 2,4,6-triamino-1,3,5-triazine as an additive for activating the Cross Linking reaction of the photoresist.
- 26. The positive photoresist of i-line source for manufacturing semiconductor devices of claim 25, wherein the amount of the 2,4,6-triamino-1,3,5-triazine is between 0.001 to 5 weight percent for the whole amount of the base resin, the photo active compound(PAC), and the solvent.
Priority Claims (5)
Number |
Date |
Country |
Kind |
98-3252 |
Feb 1998 |
KR |
|
98-10172 |
Mar 1998 |
KR |
|
98-13856 |
Apr 1998 |
KR |
|
98-26680 |
Jul 1998 |
KR |
|
98-31545 |
Aug 1998 |
KR |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application claims priority under 35 U.S.C. §120 as a continuation-in-part of U.S. Serial No. 09/110,964 filed Jul. 7,1998, which is hereby incorporated by reference in its entirety. The present application further claims priority under 35 U.S.C. §119 to Korean Patent Application Nos. 98-3252,98-10172,98-13856,98-26680, and 98-31545 filed in 1998 on Feb. 5, Mar. 24, Apr. 17, Jul. 2, and August 3, respectively, the entire contents of all of which are hereby incorporated by reference.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09110964 |
Jul 1998 |
US |
Child |
09192000 |
Nov 1998 |
US |