Claims
- 1. A method of forming an integrated circuit on a semiconductor wafer, comprising:forming a doped transistor tub region within a substrate of the semiconductor wafer; forming an integrated circuit over the doped transistor tub region, and forming a device within the integrated circuit for providing a capacitance to the integrated circuit, including: forming a first layer over the substrate; forming a metal barrier layer over the first layer, the metal barrier layer susceptible to oxidation by oxygen; forming a high K capacitor dielectric layer containing oxygen over the metal barrier layer; and forming a second layer over the high K capacitor dielectric layer.
- 2. The method as recited in claim 1 wherein forming the device includes forming the device within an opening formed in a dielectric layer of the integrated circuit overlaying a transistor level of the integrated circuit.
- 3. The method as recited in claim 1 wherein forming a first layer includes forming a titanium nitride layer.
- 4. The method as recited in claim 1 wherein forming a first layer includes forming a tantalum nitride layer or tungsten nitride layer.
- 5. The method as recited in claim 1 wherein forming a high K capacitor dielectric layer includes forming a high K capacitor having a dielectric constant greater than a dielectric constant of silicon dioxide.
- 6. The method as recited in claim 1 wherein forming a metal barrier layer includes forming the metal barrier layer with aluminum.
- 7. The method as recited in claim 1 wherein forming a metal barrier layer includes forming a metal barrier layer having a thickness ranging from about 0.2 nm to about 4 nm.
- 8. The method as recited in claim 1 wherein forming a high K capacitor dielectric layer includes forming the high K capacitor with a tantalum pentoxide layer.
- 9. The method as recited in claim 1 wherein forming the semiconductor device includes forming a transistor gate over the doped transistor tub region, wherein the first layer is a portion of the doped tub region, the transistor gate is the second layer, and the high K capacitor dielectric layer is a gate oxide layer for the transistor gate.
- 10. The method as recited in claim 1 wherein the metal barrier layer contains aluminum.
- 11. The method as recited in claim 1 wherein the metal barrier layer contains a metal selected from the group consisting of zirconium, hafnium, and yttrium.
- 12. The method as recited in claim 1 wherein the gate oxide layer contains tantalum pentoxide layer.
- 13. The method as recited in claim 1 wherein the gate oxide layer has a thickness ranging from about 2 nm to about 7 nm.
CROSS-REFERENCE TO PROVISIONAL APPLICATION
This application claims the benefit of U.S. Provisional Application No. 60/115,842 entitled “ALUMINUM BARRIER LAYER FOR HIGH-IC DIELECTRIC IN CAPACITORS/GATE APPLICATION,” to Alers, et. al., filed on Jan. 13, 1999, which is commonly assigned with the present invention and incorporated herein by reference as if reproduced herein in its entirety.
US Referenced Citations (12)
Non-Patent Literature Citations (4)
Entry |
Chatterjee et al., CMOS Metal Replacement Gate Transistors using Tantalum Pentoxide Gate Insulator, IEEE 1998, 0-7803-4774.* |
Miki et al., Leakage-Current mechanism of a tantalum-pentoxide capacitor on rugged Si with a CVD-Tin plat electrode for high-density DRAMs, 1999 Symposium on VLSI Technology Digest of Technical Papers.* |
Chen et al., A Study of Rapid Photothermal Annealing on the Electricla Properties and Reliability on Tantalum Pentoxide, IEEE 1999, 0018-9383.* |
Jiang et al., Tantalum Oxide thin film for Microelectronic Application, Rochester Institute of Technology. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/115842 |
Jan 1999 |
US |