Claims
- 1. A semiconductor device comprising:
- a semiconductor substrate;
- a first insulating film carried on the semiconductor substrate;
- a first wiring layer having sides and carried on the first insulating film;
- an interlayer insulating film overlying the first wiring layer and the first insulating film, the interlayer insulating film having:
- a top portion which overlies the first wiring layer, and
- a pair of sidewall portions which overlie the first insulating film, are adjacent to and in contact with the sides of the first wiring layer, and, as viewed from an elevational perspective, increase in width in advancing from contact with the first wiring layer towards the substrate; and
- a second wiring layer which extends from overlying part of the top portion of the interlayer insulating film to and in contact with an exposed portion of the substrate adjacent the first insulating film;
- wherein a portion of the second wiring layer is in contact with a portion of at least one of the pair of sidewall portions.
- 2. The semiconductor device according to claim 1, wherein the first wiring layer comprises a layer of polycrystalline silicon.
- 3. The semiconductor device according to claim 1, further including diffusion-layer regions in the surface of the semiconductor substrate contacted by the first insulating film and defining a source region and a drain region.
- 4. The semiconductor device according to claim 2, further including diffusion-layer regions in the surface of the semiconductor substrate contacted by the first insulating film and defining a source region and a drain region.
- 5. The semiconductor device according to claim 1, wherein said first wiring layer serves as a gate electrode.
- 6. The semiconductor device according to claim 1, wherein the second wiring layer comprises a layer of polycrystalline silicon.
- 7. The semiconductor device according to claim 2, wherein the second wiring layer comprises a layer of polycrystalline silicon.
- 8. The semiconductor device according to claim 3, wherein the second wiring layer comprises a layer of polycrystalline silicon.
- 9. The semiconductor device according to claim 4, wherein the second wiring layer comprises a layer of polycrystalline silicon.
- 10. The semiconductor device according to claim 5, wherein the second wiring layer comprises a layer of polycrystalline silicon.
- 11. The semiconductor device according to claim 2, wherein said first wiring layer serves as a gate electrode.
- 12. The semiconductor device according to claim 11, wherein the second wiring layer comprises a layer of polycrystalline silicon.
- 13. The semiconductor device according to claim 3, wherein said first wiring layer serves as a gate electrode.
- 14. The semiconductor device according to claim 13, wherein the second wiring layer comprises a layer of polycrystalline silicon.
- 15. The semiconductor device according to claim 4, wherein said first wiring layer serves as a gate electrode.
- 16. The semiconductor device according to claim 15, wherein the second wiring layer comprises a layer polycrystalline silicon.
Priority Claims (6)
Number |
Date |
Country |
Kind |
61-164538 |
Oct 1986 |
JPX |
|
62-143717 |
Jun 1987 |
JPX |
|
62-145297 |
Jun 1987 |
JPX |
|
62-163497 |
Jun 1987 |
JPX |
|
62-278566 |
Nov 1987 |
JPX |
|
63-41253 |
Feb 1988 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of U.S. patent application Ser. No. 07/360,611, filed Jun. 2, 1989, which issued as U.S. Pat. No. 4,931,996 on Jun. 5, 1990, which is a continuation of U.S. patent application Ser. No. 07/114,311, filed Oct. 27, 1987, now abandoned, and a continuation-in-part of U.S. patent application Ser. No. 07/202,649, filed Jun. 7, 1989, which issued as U.S. Pat. No. 5,075,762.
US Referenced Citations (14)
Non-Patent Literature Citations (3)
Entry |
"Use of Polysilicon Gate Layer for Local Interconnect in CMOS Technology Incorporating LDD Structures" El-Divany et al--IEEE Transactions on Electron Devices, vol. 35, No. 9, Sep. 1988, pp. 1556-1558. |
"An 90ns 1Mb ROM" by Fujio Masuoka, et al., 1984 IEEE International Solid-Sate Circuits Conference, pp. 146, 147 and 329. |
"4M Bit Mask ROM and The Application Therefore", by Shoichi-Tsujita Electronic Parts and Materials, published Jan. 1, 1986, pp. 104-108. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
114311 |
Oct 1987 |
|
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
360611 |
Jun 1989 |
|
Parent |
202649 |
Jun 1989 |
|