Claims
- 1. A semiconductor device comprising:a semiconductor substrate; and at least one interconnect layer overlying said semiconductor substrate comprising a plurality of layout regions, each layout region comprising an active interconnect feature region and a dummy fill feature region adjacent thereto for facilitating uniformity of planarization during manufacturing of the semiconductor device, each of said dummy fill regions having a different density with respect to other dummy fill regions so that a combined density of said active interconnect feature region and said dummy fill feature region for a respective layout region is substantially uniform with respect to a combined density of other layout regions.
- 2. A semiconductor device according to claim 1 wherein said interconnect layer comprises metal.
- 3. A semiconductor device according to claim 1 wherein each layout region has a uniform density.
- 4. A semiconductor device according to claim 1 wherein the layout regions are contiguous.
- 5. A semiconductor device according to claim 1 wherein all the layout regions have a same size.
Parent Case Info
This Application is a Divisional of U.S. Pat. No. 6,436,807, entitled METHOD FOR MAKING AN INTERCONNECT LAYER AND A SEMICONDUCTIVE DEVICE INCLUDING THE SAME, to Donald T. Cwynar, et al., commonly assigned with the present invention and is incorporated herein by reference as if reproduced herein in its entirety under Rule 1.53(b).
US Referenced Citations (11)
Foreign Referenced Citations (2)
Number |
Date |
Country |
9-293840 |
Nov 1997 |
JP |
10-178011 |
Jun 1998 |
JP |