Claims
- 1. A semiconductor device comprising:
- a silicon substrate of a first conductivity type;
- an impurity diffusion layer of a second conductivity type opposite to the first conductivity type, formed on a surface of said silicon substrate;
- at least first and second two-layer gate electrodes, each being formed of a polycrystalline silicon layer of the first conductivity type covered with a metal silicide layer, each electrode formed over an oxide film and said silicon substrate; and
- a contact hole formed on a part of said oxide film and said first and second gate electrodes, passing through said oxide film to a surface of said impurity diffusion layer to separate said first and second gate electrodes,
- wherein the metal silicide layer that is one of the two layers of the first two-layer gate electrode is formed so that a portion of the metal silicide layer contacts the impurity diffusion layer via said contact hole for attaining ohmic contact between said first gate electrode and said impurity diffusion layer of said second conductivity type through said contact hole.
- 2. The semiconductor device of claim 1, wherein a simple melting point metal is included in the metal silicide layer.
- 3. The semiconductor device of claim 2, wherein the high melting point metal is any one of tungsten, molybdenum, titanium, cobalt and tantalum.
- 4. A semiconductor device comprising:
- a silicon substrate of a first conductivity type;
- an impurity diffusion layer of a second conductivity type formed in said silicon substrate;
- an insulating film formed over said silicon substrate;
- first and second silicon gate electrodes of a first conductivity type formed on said insulating film;
- a contact hole formed adjacent to and between said first and second silicon gate electrodes and through said insulating film to said impurity diffusion layer; and
- a wiring layer covering said first and second silicon gate electrodes and at least a portion of said impurity diffusion layer, wherein said wiring layer forms an ohmic contact between at least one of said first and second gate electrodes and said impurity diffusion layer of said second conductivity type through said contact hole; and wherein said wiring layer comprises a high melting point metal.
- 5. The semiconductor device of claim 4 wherein said semiconductor device is a MOS transistor.
- 6. The semiconductor device of claim 4 wherein said wiring layer comprises a silicide of a refractory metal.
- 7. The semiconductor device of claim 5 wherein said insulating layer is an oxide of silicon.
- 8. The semiconductor device of claim 7 wherein said wiring layer is in contact with said insulating film only along a portion of an edge of said contact hole.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-284702 |
Oct 1992 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/141,197, filed on Oct. 21, 1993, now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4621276 |
Malhi |
Nov 1986 |
|
Foreign Referenced Citations (5)
Number |
Date |
Country |
0096734 |
Dec 1983 |
EPX |
61-16566 |
Jan 1986 |
JPX |
63-287052 |
Nov 1988 |
JPX |
63-313855 |
Dec 1988 |
JPX |
1-281755 |
Nov 1989 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
141197 |
Oct 1993 |
|