Claims
- 1. A semiconductor device having a multilevel wiring structure, comprising a semiconductor substrate, an insulating layer covering said semiconductor substrate, first and second wiring at a lower level selectively formed on said insulating layer spaced apart from each other, an intermediate insulating film formed to cross each of said first and second wiring and covering only one part of each of said first and second wiring and keeping a remaining part of each of said first and second wiring exposed, said intermediate insulating film not covering a surface portion of said insulating layer between the remaining parts of said first and second wiring exposed, and a third wiring at an upper level formed on said intermediate insulating film along said intermediate insulating film to cross each of said first and second wiring.
- 2. The semiconductor device as claimed in claim 1, wherein a through hole is formed in said intermediate insulating film, a portion of said first wiring being in contact with a portion of said third wiring through said through hole.
- 3. The semiconductor device as claimed in claim 2, wherein said intermediate insulating film is a polyimide film.
- 4. The semiconductor device as claimed in claim 2, wherein said intermediate insulating film is a polyimide siloxane film.
- 5. The semiconductor device as claimed in claim 2, wherein said insulating layer and said intermediate insulating film are a silicon nitride film and a silicon oxide film, respectively.
- 6. The semiconductor device as claimed in claim 2, wherein said insulating layer and said intermediate insulating film are a silicon oxide layer and a silicon nitride film, respectively.
- 7. The semiconductor device as claimed in claim 1, wherein said intermediate insulating film is apart from a surface part of said insulating layer between said one parts of said first and second wiring to form a gap between therebetween.
- 8. The semiconductor device as claimed in claim 1, wherein said intermediate insulating film is in contact with a surface part of said insulating layer between said one parts of said first and second wiring with keeping the surface portion of insulating layer exposed.
Priority Claims (2)
| Number |
Date |
Country |
Kind |
| 1-102415 |
Apr 1989 |
JPX |
|
| 1-276828 |
Oct 1989 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/511,885, filed Apr. 20, 1990, now abandoned.
US Referenced Citations (8)
Non-Patent Literature Citations (2)
| Entry |
| R. L. M. Dang et al., "Coupling Capacitances for Two-Dimensional Wires", IEEE Electron Device Letters, vol. EDL-2, No. 8, Aug. 1981, pp. 196-197. |
| Y. Ushiku et al., "A Three-Level Wiring Capacitance Analysis for VLSIs Using a Three-Dimensional Simulator", IEDM 88, pp. 340-343. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
511885 |
Apr 1990 |
|