This application is based upon and claims the benefit of priority from prior Japanese Patent Application No. 2009-143451, filed Jun. 16, 2009, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a semiconductor device, and in particular, to its wiring structure.
2. Description of the Related Art
Semiconductor devices are used for various fields. Therefore, a semiconductor device configured to meet the following various requirements is required. For example, miniaturization of the semiconductor device, reduction of power consumption, improvement of reliability and reduction of cast are given. In particular, the semiconductor device is miniaturized; for this reason, it is required to increase the number of elements per unit area. Therefore, a higher manufacturing technique is inevitably required.
Reduction of a line width and reduction of a space between lines are given as one method of miniaturizing a semiconductor device. However, the line width and the space between lines are reduced, and thereby, it is difficult to form a pattern such as a line in the lithographic process using currently using light and an electronic wave. Particularly, in a layout pattern, there are the following various portions. For example, one is an area where the same-shaped pattern is formed. Another is a portion where a pattern width and space periodicity largely change, for example, a connection portion for lines having different line width. A pattern of the connection portion is thinned depending on an exposure condition; as a result, there is the problem that the pattern is cut off. Recently, a technique of extracting such a hotspot using lithographic simulation is developed in order to solve the problem.
Moreover, the following technique is developed (e.g., see Jpn. Pat. Appln. KOKAI Publication No. 2002-64043). According to the technique, disconnection and short-circuit of a line pattern are prevented in the boundary between a memory cell array area and a peripheral circuit area formed with a line pattern at a pitch larger than the memory cell array.
However, even if the techniques are employed, it is difficult to sufficiently secure a margin against a failure such as disconnection in an extended portion of a line, that is, a portion where the line width and pitch change.
According to a first aspect of the invention, there is provided a semiconductor device comprising: a first line; a second line having a width equal to the first line, the second line being arranged with a space equal to the width from the first line, and partially having a gap; and a third line connected to one end of the first line and connected to a side of one end of the second line.
According to a second aspect of the invention, there is provided a semiconductor device comprising: a first line functioning as a first bit line, the first line partially having a gap; a second line functioning as a second bit line having a width equal to the first line, the second line being arranged with a space equal to the width from the first line, and partially having a gap; a third line connected to one end of the first line and connected to a side of one end of the second line, the other end of the second line being not electrically connected to the third line by the gap; a fourth line connected to the other end of the second line and connected to a side of one end of the first line, the other end of the first line being not electrically connected to the fourth line by the gap; a first circuit connected to the third line; and a second circuit connected to the fourth line.
Various embodiments of the present invention will be hereinafter described with reference to the accompanying drawings. In the following embodiments, the same reference numerals are used to designate the identical portions.
For example, in the following layout, there is a portion where periodicity changes in a layout pattern. According to the layout, lines are extended at a double pitch from a plurality of lines arranged at a fixed pitch. In this case, the following matter has been known by lithographic simulation. Namely, the probability of generating a hotspot occurs in the portion where periodicity changes is high.
In the lithographic process, an exposure apparatus and its illumination are controlled so that a line (hereinafter, referred to as a line) width and a margin of a line having an equal space width between lines are secured best.
Specifically,
Conversely, if the line and space are not equal, for example, the following line pitches are given: line pitch 4F (line 3F, space F); line pitch 4F (line F, space 3F). In this case, it is general that an exposure margin is reduced compared with the case where the line and space are equal.
The exposure margin is not necessarily equal in the case where the line width is great while the space is narrow and in the case where the line width is small while the space is wide. For this case, there is the case where one of the two cases is advantageous.
A line is extended (thinned out of) at double pitch from a plurality of patterns having a fixed pitch and space. For example, a plurality of first patterns having line F and space F (line pitch 2F) is connected with a plurality of second patterns as an extended line having line F and space 3F (line pitch 4F). In this case, a lithographic margin is largely reduced in a portion where the pitch is different by a factor of two.
According to the case where the line width is small while the space is wide, it is advantageous to improve a lithographic margin. Therefore, the line pitch is set double, and thereby, the layout is defined as a layout with which it is easy to secure an exposure margin.
In view of the circumstances, according to this embodiment, the following proposal is made in the case where a line width is great while a space is narrow is advantageous in lithography. Namely, the optimum layout for providing a pitch of an extended line twice that of a line arranged at a fixed pitch is proposed.
Moreover, according to this embodiment, a layout pattern having a sufficient margin is formed using the face that a lithographic margin is sufficiently secure even if a part of a pattern lithographed at an equal pitch is lack.
The first and second lines 11 and 12 each have a width F. Further, these first and second lines 11 and 12 are arranged in parallel. Furthermore, a space between first and second lines is set to F.
The third line 13 is connected to one edge portion of the first line 11 while being connected to one edge portion of the second line 12 and to the side thereof. The second line 12 has a gap G at its part, for example, near the third line 13. For this reason, the third line 13 is not electrically connected to the second line 12.
According to the first embodiment, the gap G of each second line 12 is formed at the same position. For example, the width of the gap G is set to F. Moreover, a space between third lines 13 is set to 2F. The second line 12, that is, a portion connected to the third line 13 functions as a dummy for improving lithographic characteristics.
According to the configuration, a connection portion CP of first and third lines 11 and 13 is connected with a part of the second line 12. Therefore, in the connection portion CP, there is no combination of line width F and space 3F. In other words, the connection portion CP of first to third lines 11 to 13 has the configuration that the line width is 3F while the space is F. Therefore, the connection portion CP is configured combining OK areas shown in
According to the first embodiment, the first line 11 having a small line width is connected with the third line 13 having a width greater than the first line 11. In this case, the side portion of the second line 12 partially having a gap G is connected to the side portion of the third line 13. Therefore, it is possible to improve a lithographic margin in the connection portion CP of first and third lines 11 and 13. As can be seen from
According to the first embodiment shown in
In contrast, according to the second embodiment shown in
According to the second embodiment, it is possible to improve a lithographic margin in the connection portion CP like the first embodiment. In addition, according to the second embodiment, the gap G of the second line 12 is formed so that it is arranged at the same position every 4 space. Therefore, this serves to prevent a generation of a disconnection failure in the first line 11 adjacent to the gap G.
According to the third embodiment, it is possible to improve a lithographic margin in the connection portion CP like the first embodiment. In addition, according to the third embodiment, the gap G of the second line 12 is formed so that it is arranged at the same position every 6 space. Therefore, this serves to further improve a lithographic margin in the connection portion CP compared with the second embodiment, and to prevent a generation of a disconnection failure in the first line 11.
As can be seen from
According to the fourth embodiment, a connection portion CP has the configuration that the line width is 3F and a space between connection portions CP is F. Therefore, it is possible to improve a lithographic margin in the connection portion CP. As a result, this serves to reduce a disconnection failure of lines in the connection portion CP.
As shown in
According to the fifth embodiment, the first line 11 functioning as a bit line BL is connected to the sense amplifier 21 via the third line 13. The second line 12 functioning as a bit line BL is connected to the sense amplifier 21 via the fourth line 13. A connection portion CP of first and third lines 11 and 13 and a connection portion CP of second and fourth lines 12 and 14 both have a width 3F and space F. Therefore, a lithographic margin of the connection portion CP is sufficiently secured; as a result, this serves to prevent a disconnection of first and second lines 11 and 12 functioning as a bit line BL.
In
According to the configuration, it is possible to improve a lithographic margin of word line WL, and to prevent a disconnection of the word line WL.
The line 39 is connected to a line 41 of line layer M1 by way of a via 40 in a sense amplifier area (SENSE_LATCH). For example, the line is also connected to the line 41 of the sense amplifier area. The line 41 of the sense amplifier area is connected to a line 43 of line layer M0 by way of a via 42. The line 43 is a line, which is thinned at random. Further, the line 43 is connected to a line 45 of a data latch area (DATA_LATCH) of line layer M1 by way of a via 44.
Specifically, the line 39 connected to a line 36a is set to a width of two times as much as the line 36a. The side portion of the line 39 is connected with a side portion of a line 36b. The line 36b has a gap G, and therefore, is not electrically connected to the line 39. Further, the line 36b is connected to the line 38 by way of the via 37.
According to the sixth embodiment, a connection portion CP of lines 36a and 39 has the same configuration as the first to fifth embodiments. Therefore, even if lines are thinned, it is possible to improve a lithographic margin in the connection portion CP, and thus, to prevent a disconnection of lines.
According to the modification example, the end and side portions of the line 51 are connected to the side portion of the line 36b. Therefore, it is possible to improve a lithographic margin of the end portion of the line 51.
In
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2009-143451 | Jun 2009 | JP | national |