Claims
- 1. A jig to be used in a semiconductor device inspection method of inspecting semiconductor device chips obtained by forming a plurality of large-scale integrated circuits over the semiconductor wafer and cutting the semiconductor wafer into individual LSI chips, in which the method comprises the steps of:rearranging said cut LSI chips and integrating a predetermined number N of LSI chips; inspecting said number N of cut LSI chips; and screening to select LSI chips basis on an inspection result obtained in said inspecting step; wherein said rearranging and integrating step is performed by using a jig for integration; and wherein said jig is formed of a material whose coefficient of thermal expansion is approximately equal to the LSI chips, and an accommodating portion for rearranging the predetermined number N of cut LSI chips is formed in part of said jig.
- 2. A jig to be used in a semiconductor device inspection method according to claim 1, wherein including a plate-shaped base formed of a material whose coefficient of thermal expansion is approximately equal to the LSI chips, and a tray which is disposed above said base and is formed of a material whose coefficient of thermal expansion is approximately equal to the LSI chips, openings for rearranging the predetermined number N of cut LSI chips being formed in said tray by the predetermined number N.
- 3. A jig to be used in a semiconductor device inspection method according to claim 2, wherein at least either one of said base and said tray is formed of silicon.
- 4. A jig to be used in a semiconductor device inspection method according to claim 2, wherein at least either one of said base and said tray is formed of aluminum nitride.
- 5. A jig to be used in a semiconductor device inspection method according to claim 2, wherein including a plate-shaped contactor to be disposed above said tray, one surface of said contactor being provided with probe portions to be respectively electrically connected to electrode portions of the predetermined number N of LSI chips rearranged in said jig, while the other surface of said contactor is provided with secondary electrodes to be respectively electrically connected to said probe portions.
- 6. A jig to be used in a semiconductor device inspection method according to claim 5, wherein said contactor is formed of silicon.
- 7. A jig to be used in a semiconductor device inspection method according to claim 5, wherein said contactor is formed of aluminum nitride.
- 8. A jig to be used in a semiconductor device inspection method according to claim 5, wherein said number N of secondary electrodes which are disposed over the other surface of said contactor are formed at a pitch of 0.5 mm to 1.5 mm.
- 9. A jig to be used in a step of inspection for a large-scale integrated circuit (LSI) chip having a main surface and a rear surface opposite from the main surface, the main surface having circuits formed thereon, the jig comprising:openings with a size commensurate with the dimensions of the LSI chip so as to integrate the LSI chip in the jig such that the rear surface of each chip is in contact with the jig and the main surface is exposed for inspection; an inspecting portion which contacts the main surface during inspection; and wherein at least on part of the jig having the openings has a coefficient of thermal expansion that is approximately equal to that of the LSI chip.
- 10. A jig to be used in a step of inspection for a semiconductor device having a main surface and a rear surface opposite from the main surface, the main surface having circuits formed thereon, the jig comprising:openings with a size commensurate with the dimensions of the semiconductor device so as to integrate the semiconductor device in the jig such that the rear surface of each device is in contact with the jig and the main surface is exposed for inspection; an inspecting portion which electrically contacts the circuits during inspection; and wherein at least on part of the jig having the openings has a coefficient of thermal expansion that is approximately equal to that of the semiconductor device.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-264413 |
Sep 1998 |
JP |
|
Parent Case Info
This is a divisional application of U.S. Ser. No. 09/396,732, filed Sep. 15, 1999 now U.S. Pat. No. 6,479,305.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5453991 |
Suzuki et al. |
Sep 1995 |
A |
5489538 |
Rostoker et al. |
Feb 1996 |
A |
Foreign Referenced Citations (2)
Number |
Date |
Country |
63-204621 |
Aug 1988 |
JP |
3-131048 |
Jun 1991 |
JP |
Non-Patent Literature Citations (1)
Entry |
P. Van Sant, Microchip Fabrication, Third Edition, 1997, p. 578. |