Claims
- 1. A semiconductor device formed by combining and placing previously registered functional blocks, and determining a wiring pattern in accordance with given logical circuit specifications,wherein an unused input pin of the function block is brought into conduction to a first or second power supply via a substrate contact containing a first conduction type diffusion layer and a first conduction type well or a substrate contact containing a second conduction type diffusion layer and a second conduction type well.
- 2. A semiconductor device design method for forming a semiconductor device by combining and placing previously registered functional blocks, and determining a wiring pattern in accordance with given logical circuit specifications, said design method comprising the step of:producing a substrate contact containing a first conduction type diffusion layer and a first conduction type well or a substrate contact containing a second conduction type diffusion layer and a second conduction type well so that an unused input pin of the functional block is brought into conduction to a first or second power supply via the substrate contact.
- 3. A computer-readable recording medium storing the semiconductor device design method as claimed in claim 2 as a program for causing a computer to execute the semiconductor device design method.
- 4. A semiconductor device design support system for automatically forming a semiconductor device by combining and placing previously registered functional blocks, and determining a wiring pattern in accordance with given logical circuit specifications, said design support system comprising:means for producing a substrate contact containing a first conduction type diffusion layer and a first conduction type well or a substrate contact containing a second conduction type diffusion layer and a second conduction type well so that an unused input pin of the functional block is brought into conduction to a first or second power supply via the substrate contact.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-94993 |
Apr 1998 |
JP |
|
Parent Case Info
This patent application is a divisional patent application of U.S. patent application Ser. No. 09/274,659 filed on Mar. 23, 1999, now U.S. Pat. No. 6,421,816.
US Referenced Citations (5)
Foreign Referenced Citations (3)
Number |
Date |
Country |
4-291944 |
Oct 1992 |
JP |
6-61440 |
Mar 1994 |
JP |
7-235541 |
Sep 1995 |
JP |