The invention relates generally to semiconductor devices and, more particularly, to silicon carbide-based devices that utilize a junction termination extension.
Breakdown voltage of the reverse-blocking junction typically serves to limit the maximum reverse voltage that a semiconductor device formed with a p-n junction can withstand. Such a blocking junction may comprise, for example, a p-n junction of a thyristor, a diode, a bipolar transistor, an insulated-gate transistor, or a corresponding junction in a metal-oxide-semiconductor field-effect transistor (MOSFET). Avalanche breakdown occurs in such a device at a voltage substantially less than the ideal breakdown voltage because excessively high electric fields are present at certain locations (“high field points”) in the device under reverse bias. A high field point of a blocking junction under reverse bias usually occurs slightly above the metallurgical junction along a region of curvature, such as that at the end of the junction.
In particular, breakdown voltage is critical for high power devices, such as silicon carbide (SiC) devices, and related properties, such as robustness to active dose and interface charge variation, are more significant in SiC devices, than in silicon (Si) based devices.
Semiconductor devices may utilize any of various structures and methods to achieve an increase in the breakdown voltage of a p-n junction, for example close to p-n junction entitlement. For example, junction termination extension (JTE) regions may be utilized near terminated portions of the p-n junction. In general, a JTE region may be considered as a more lightly doped extension of a heavily doped semiconductor region that adjoins a semiconductor region of the opposite conductivity type and which is usually lightly doped, to form the foregoing p-n junction. The principal function of the JTE region is to reduce the high concentration of electric fields that would otherwise exist in the vicinity of the non-terminated portion of the p-n junction, and especially at the high field points (which are typically near the corners of the locally doped regions), by laterally extending the blocking junction.
In addition to breakdown voltage, the design of the JTE affects a number of critical properties of the semiconductor device, including reliability, fabrication process complexity, and charge tolerance, and many of the affected properties have complex interrelationships.
It would therefor be desirable to provide a JTE design that improves the critical properties of silicon-carbide based semiconductor devices, such as break down voltage, charge tolerance and reliability.
These and other features, aspects, and advantages of the present invention will become better understood when the following detailed description is read with reference to the accompanying drawings in which like characters represent like parts throughout the drawings, wherein:
A technique for terminating high voltage SiC junctions is described below which can achieve blocking voltages extremely close to the one dimensional parallel-plane break down voltage (1-D BVPP limit) and offers improved robustness to active dose and interface charge variations which are more significant in SiC than Si power device applications. This new brick structure Graded Junction Termination (G-JTE) design, which for particular configurations, uses only one masking level, has been implemented with 1.2 kV SiC MOSFETs and representative test diodes. The blocking voltage (BV) of the test diodes reached the 1-D BVPP limit of approximately 1.6 kV with 11 μm, n-type 4H-SiC drift layers, doped ND=9×1015/cm3, where ND is the donor concentration. The robustness to charge sensitivity has been experimentally verified, maintaining BV>1.2 kV over a wide range of implanted JTE doses (2×1013/cm2 to over 4×1013/cm2), greatly outperforming the conventional single-zone JTE designs. This single masking step, brick structure G-JTE termination design lends itself especially well to even higher voltage device applications (>3 kV), where implementing multiple-zone JTEs, requiring multiple (up to four) masking levels, are routinely used. It should be noted that the JTE design was verified up to 8 kV.
A semiconductor device 200 is described with reference to
The semiconductor device 200 further includes a junction termination extension (JTE) 220 disposed adjacent to the second region 216. As indicated, for example, in
It should be noted that what is shown in
As used here, “single zone” (indicated by reference numeral 520 in
N(x)=Nmax+(Nmin−Nmax)(x/wjte)1/2
where Nmax is the average dopant concentration at the edge of the primary blocking junction 230, and where Nmin is the average dopant concentration at an outer edge 232 (332 in
N(x)=Nmax+(Nmin−Nmax)(x/wjte)2,
where Nmax is the average dopant concentration at the edge of the primary blocking junction 230, and where Nmin is the average dopant concentration at an outer edge 232 of the junction termination extension 220.
As indicated in
Returning now to
Charge tolerance is an important aspect of the semiconductor devices of present invention. To determine its significance, the present inventors posed the following rhetorical question: what are the sources and the magnitudes of charges available in the termination region for SiC? Listed in Table 2.2 below are estimates compared to the silicon case. Gate oxides are not directly relevant to termination considerations but are added as a lower bound for control of charge density for each technology. Charge densities in the table are treated as effective charge at the interface (as modeled in the charge sensitivity curves) and assumed positive in polarity however the charge sensitivity curve suggests that proper placement of the target JTE can accommodate either polarity.
The effects that are most important are those that contribute charge densities that are a significant fraction of that density required to support the peak E-field at breakdown, for silicon Q0_silicon˜1.3×1012/cm2, for SiC Q0_sic˜1.3×1013/cm2. For SiC, the possible variation of the activated implant dose is the largest apparent contributor creating an uncertainty of ˜1×1013/cm2 when the target JTE dose is set at 3.5×1013/cm2. This is probably larger than the other effects; e.g. the field oxide charge density is unknown and speculated to be in the 1012/cm2 range.
Having a termination that can accommodate a large range of charge variations without significant extra area being consumed is a major advantage as the process control of SiC charges (dynamic and static) is relatively immature compared to silicon. However, competing factors associated with the design of the junction termination extension can have various effects on the charge tolerance. Because of its overall importance to the performance and reliability of the semiconductor device, the JTE design is selected to ensure sufficient charge tolerance.
In addition to the functional form of the effective doping profile, the spacing and geometry can affect the charge tolerance and overall performance of the junction termination extension.
The minimum “brick” size (referred to herein as λ) is practically limited by lithographic and other microelectronic process steps, but in the limiting case wherein λ˜0 (defined below), the brick structure G-JTE becomes a continuous structure.
For particular configurations, neighboring ones of the discrete doped regions 221 are separated from their nearest neighbors by a spacing in a range of about 0 to about 2.5λ, assuming the minimum effective doping is no smaller than 15% of the full JTE dose. However, for other examples, the minimum effective doping may be less than 15% of the full JTE dose. For particular physical models, λ may be defined as:
λ≦( 1/10)*Wdepl_1D,
That is, λ is defined as being less than or equal to one tenth of the width of the one dimensional depletion width of the blocking junction at its breakdown voltage. Higher voltage structures can use larger λ's, as their 1D depletion widths are larger. For example: for BV-1000 volts, Wdepl_1D˜10 μm in 4H SiC, therefore λ˜1.0 μm, for B˜3000 volts, Wdepl_1D˜30 μm and λ≦3.0 μm. As noted above, there is a limit to how well the small structures can be printed, and this will bound the lower dimension of k.
The graded “brick” pattern can be formed using a graded, hard mask, for example a SiO2 mask. With the graded JTE mask, the pattern goes from open islands to small holes. When designing the graded mask, a corrective factor may be used to achieve the desired functional form for the effective doping profile. That is, the algorithm used to generate the pattern of islands and holes in the SiO2 mask may be corrected for proximity effects.
For particular configurations, the ratio of the active area of the junction termination extension 220 to the total area of the semiconductor device 200 is greater than about sixty percent (60%), and more particularly, is greater than about sixty five percent (65%), and still more particularly, is greater than about seventy percent (70%). Referring now to
It should be noted that the device structure indicated in
Similarly, for the configuration shown in
Similarly,
Further, the device 200 shown in
Another semiconductor device 300 embodiment is described with reference to
For particular configurations, the anode region 316 comprises a material that was epitaxially grown on the drift layer 314 and was subsequently partially etched to form the anode region 316. The JTE implant into the anode mesa sidewall is indicated by reference numeral 322 in
For particular configurations, the semiconductor device 300 further includes a passivation layer 306 disposed over the drift layer 314. The passivation layer is described above. In addition, the fieldstop region 350 and saw line are in the actual device. However, the saw line is not shown in
The JTE 320 is similar to the JTE 220 described above. In particular, it should be noted that the JTE 220, 320 correspond to relatively high values of the following figure of merit (FOM):
As used here, WJTE=width of the JTE from main junction edge toward the saw street, and W1Ddepl=depletion width of the one dimensional vertical doping profile on the lightly doped side, so a narrower JTE gives a larger first term. For particular configurations, the first term should be in a range of about 0.2-1.0.
Turning now to the second term in this expression for the JTE FOM, Qtol=the charge tolerance range of the design in #/cm2 (same as JTE dose), as calculated from the dose sensitivity curve, and QEcritical=Charges/cm2 required to balance the critical electric field (from Gauss's law). Thus, the second term in the FOM is the ratio of the JTE charge tolerance divided by the charge required to create the critical 4H-SiC breakdown field derived from Gauss' law, e.g. see FIG. 3.5 in Fundamentals of Power Semiconductor Devices, B. Jayant Baliga, Springer-Science, 2008. The critical field is only a weak function of the doping on the lightly doped side of the junction and is ˜3.1×106 volts/cm for 9×1015/cm3 doped material common to 1200 volt devices. This gives QEcritical=∈*Ecritical=(9.7)*(8.85×10−14 F/cm)*(3.1×106 V/cm)/(1.6×10−19 coul/charge), ˜ 1.7×1013 charges/cm2. Although this value was estimated for a 1200 V design, one skilled in the art will recognize that QEcritical is a function of the device rating. The charge tolerance is taken as the dose width of the BV vs JTE dose curve above the design voltage, typically >15% above rated BV [design voltage≧(BV rating)*1.15]. Qtol is given in units of # of unit charges/cm2 (e.g. units of implant dose). For particular configurations, Qtol>1.0×1013, and may be greater. For example, the data presented in Table 1 shows Qtol of 1.5×1013 for Quad design and 4.4×1013 for the SQRT design, so the Qtol/QEcritical ratio may be 0.6 for Qtol=1.0×1013, 0.88 for the Quad design, and 2.6 for the SQRT designs for the 1200 volt device data shown.
The third term of the JTE FOM is the ratio of the peak breakdown voltage (BV) achievable (BVpk, due to the termination design) vs. the 1D BV entitlement, given by calculating the avalanche BV for the 1D doping profile of the main blocking junction. This ratio should be in the range 0.80 to 1.0 (>80% of 1D entitlement), and for particular configurations>90% (ratio>0.9).
The fourth term in the JTE FOM is the ratio of maximum peak electric field strength in the passivation layer directly covering the termination at the rated voltage (e.g. 1200 volts) considered acceptable for long term reliability, Ereliable, to the calculated peak field in the oxide layer, Epk_oxide, for a given design and surface charge. The design goal is to keep Epk_oxide<Ereliable so the passivation has long term reliability. This ratio should never be less than 1.0, and may be larger (ratios of 1.0-2.0 are typical). As an example, for silicon oxide Ereliable˜4×106 V/cm is commonly quoted as the value below which silicon dioxide has extended long term reliability.
It should be noted that the device structure indicated in
Similarly, for other configurations the silicon carbide substrate 302 has a p-type conductivity type, and the first dopant type is n-type, such that the first conductivity type is n-type. For these configurations, the second dopant type is p-type, such that the second conductivity type is p-type. For this configuration, the p-type anode region 316 and the n-type drift layer 314 form a p-n junction, and the substrate 302 and the drift layer 314 form another p-n junction, such that the semiconductor device 300 comprises a transistor, for example a thyristor or an IGBT.
Further, for other configuration, the silicon carbide substrate 302 has a n+-type conductivity type, and the first dopant type is p-type, such that the first conductivity type is p-type. For these configurations, the second dopant type is n-type, such that the second conductivity type is n-type. For this configuration, the n-type anode region 316 and the p-type drift layer 314 form a p-n junction, and the substrate 302 and the drift layer 314 form another p-n junction, such that the semiconductor device 200 comprises a transistor, for example a thyristor or an IGBT.
A semiconductor device is also described with reference to
As indicated in
For particular configurations, at least one of the straight regions has a rectangular shape, and at least one of the corner regions has a trapezoidal shape.
A semiconductor device is described with reference to
As indicated in
Beneficially, the above-described junction termination extensions are area efficient, using a minimum chip area to achieve a large BV/BVpp ratio, thus maximizing the allowable chip active area, for example resulting in area efficiencies for the semiconductor device that exceed seventy percent (70%). In addition, the above-described junction termination extensions have designs that are scalable for higher and lower voltages. Another significant benefit of the above-described junction termination extensions is their charge tolerance, that is the resulting semiconductor devices can accommodate relatively large swings in surface charge, for example in the passivation layer above the junction termination extension or corresponding to doping activation variability for silicon carbide (SiC). This improved charge tolerance is particularly important for SiC devices, where the interface charge is unknown and may be dynamic.
Yet another benefit of the above-described junction termination extensions is their reliability, namely, the electric field in the dielectric above the termination is within acceptable limits. For example, modeling results for the present designs show peak static fields<1 MV/cm. Other benefits include providing a passivation scheme over the termination with improved mechanical immunity from scratches, moisture, and ionic transport. Further, the above-described junction termination extensions are practical to implement, in that they require relatively simple processing and are compatible with FET process and materials. In addition, the above-described junction termination extensions possess good capability under high dV/dt.
Although only certain features of the invention have been illustrated and described herein, many modifications and changes will occur to those skilled in the art. For example, although the invention is described with reference to specific device structures, it is equally applicable to other vertical device structures, including without limitation, Schottky devices, junction barrier JBS Schottky devices, MPS and bipolar junction transistors. Similarly, although many of the above-described examples include a junction termination extension, a depletion region and a field stop, the above described JTE designs are equally applicable to semiconductor devices that do not include field stops. It is, therefore, to be understood that the appended claims are intended to cover all such modifications and changes as fall within the true spirit of the invention.
This application is a continuation of U.S. application Ser. No. 14/396,852, filed on Oct. 24, 2014, which is a National Stage Entry of PCT Application PCT/US13/41073, filed on May 15, 2013, which claims priority to and the benefit of U.S. Provisional Patent Application 61/648,149, filed on May 17, 2012. All of the prior applications are hereby incorporated by reference herein.
Number | Date | Country | |
---|---|---|---|
Parent | 14396852 | Oct 2014 | US |
Child | 15194774 | US |