Claims
- 1. A planer type semiconductor device comprising:
- a semiconductor body of a first conductivity type having an exposed surface;
- a first semiconductor region of a second conductivity type formed in and extending to the exposed surface of said semiconductor body to form an exposed surface and to form an exposed P-N junction;
- a second semiconductor region of the first conductivity type formed in and extending to the exposed surface of said first semiconductor region;
- a SiO.sub.2 film formed on the exposed surfaces of said semiconductor body and first semiconductor region, with said SiO.sub.2 film covering said exposed P-N junction formed between said semiconductor body and said first semiconductor region;
- a first insulation structure formed on the area of said SiO.sub.2 film which is on said exposed surface of said semiconductor body, the first insulation structure having a first polarity of charge opposite the polarity of said first conductivity type;
- a second insulation structure formed on the area of said SiO.sub.2 film which is on the exposed surface of said first semiconductor region, the second insulation structure having a second polarity of charge opposite the polarity of said second conductivity type;
- a first electrode formed on said second semiconductor region; and
- a second electrode formed on said first semiconductor region and extending over said first and second insulation structures.
- 2. A planer type semiconductor device according to claim 1, further including a channel stopper region of the first conductivity type and formed in said semiconductor body, the channel stopper region being of a high impurity concentration and surrounding said first semiconductor region.
- 3. A planer type semiconductor device according to claim 1, wherein said first insulation structure comprises a silicon nitride layer.
- 4. A planer type semiconductor device according to claim 1, wherein said first insulation structure comprises a silicon nitride layer and an intervening boron silicate glass layer between said silicon nitride layer and said SiO.sub.2 film.
- 5. A planer type semiconductor device according to claim 1, wherein said first insulation structure comprises a silicon nitride layer and an intervening phosphor silicate glass layer between said silicon nitride layer and said SiO.sub.2 film.
- 6. A planer type semiconductor device according to claim 1, wherein said first insulation structure comprises a silicon nitride layer and a first intervening boron silicate glass layer and a second phosphor silicate glass layer both between said silicon nitride layer and said SiO.sub.2 film.
- 7. A planer type semiconductor device according to claim 1, wherein said first insulation structure comprises a boron silicate glass layer formed on said SiO.sub.2 film, a phosphor silicate glass layer formed on said boron silicate glass layer and a silicon nitride layer formed on said phosphor silicate glass layer.
- 8. A planer type semiconductor device according to claim 1, wherein said second insulation structure comprises an aluminum oxide layer.
- 9. A planer type device according to claim 1, wherein second insulation structure comprises an aluminum oxide layer and an intervening boron silicate glass layer between said aluminum oxide layer and said SiO.sub.2 film.
- 10. A planer type semiconductor device according to claim 1, wherein said second insulation structure comprises an aluminum oxide layer and an intervening phosphor silicate glass layer between said aluminum oxide layer and said SiO.sub.2 film.
- 11. A planer type semiconductor device according to claim 1 wherein said second insulation structure comprises an aluminum oxide layer and a first intervening boron silicate glass layer and a second phosphor silicate glass layer both between said aluminum oxide layer and said SiO.sub.2 film.
- 12. A planer type semiconductor device according to claim 1, wherein said second insulation structure comprises a boron silicate glass layer formed on said SiO.sub.2 film, a phosphor silicate glass layer formed on said boron silicate glass layer and an aluminum oxide layer formed on said phosphor silicate glass layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
54-103695 |
Aug 1979 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 176,290, filed Aug. 8, 1980, now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (4)
Number |
Date |
Country |
1589901 |
Oct 1970 |
DEX |
1910746 |
Nov 1970 |
DEX |
2214996 |
Oct 1972 |
DEX |
2513459 |
Oct 1975 |
DEX |
Non-Patent Literature Citations (2)
Entry |
Gregor, "Controlling the Potential at a Semiconductor Surface", IBM Technical Disclosure Bulletin, vol. 11, No. 2, Jul. 1968, pp. 118-119. |
J. F. Shepard et al., "Charge Control in Selected Areas of SiO.sub.2 ", IBM Technical Disclosure Bulletin, vol. 15, (1972), p. 1344. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
176290 |
Aug 1980 |
|