Claims
- 1. A method of forming semiconductor devices comprising:a) providing a core region; b) forming a p1 region on said core region; c) forming a p2 region on said p1 region; d) forming a plurality of contacts, said ones of said contacts to said p1 region being a different size from ones of said contacts to said core region, wherein said ones of said contacts to said p1 region are smaller than said ones of said contacts to said core region, and e) wherein said ones of said contacts to said p1 region are smaller than ones of said contacts to said p2 region.
- 2. A method as recited in claim 1, wherein said semiconductor device includes a NAND gate.
- 3. A method as recited in claims 1, wherein a first of said contacts is to a p1 region, a second of said contacts is to a p2 region, and a third of said contacts is to a core region.
Parent Case Info
This application is a Divisional of application Ser. No. 08/991,052, filed Dec. 16, 1997 now U.S. Pat. No. 5,994,780.
US Referenced Citations (6)
Foreign Referenced Citations (2)
Number |
Date |
Country |
59-76468 |
May 1984 |
JP |
60-117771 |
Jun 1985 |
JP |