Claims
- 1. In an integrated circuit vertical PNP transistor device structure of the type having a substrate, a collector, a subcollector and a well into which an emitter and base can be implanted with a self-aligned subcollector reachthrough contact the improvement comprising
- a semiconductor substrate of first conductivity type,
- a first doped, opposite conductivity type semiconductor layer having a first doping concentration disposed on said substrate to provide a subcollector region,
- a second doped, opposite conductivity type semiconductor layer disposed on said subcollector layer to form a collector region,
- a well structure recessed into said first and second doped layers, said well structures including therein low temperature expitaxial material composed of a stratum of P+ semiconductor material disposed on top of said subcollector region and extending up to the surface level of said second doped layer and a stratum of P- semiconductor material in said well and disposed on said P+ stratum and coplanar with said surface level of said second doped layer to form a P- well into which an emitter and base can be implanted wherein said P+ stratum includes continuous vertical portions external to said P- well which extend to said surface level to provide a contact from said subcollector region to said surface of said second doped layer.
- 2. An integrated circuit device structure according to claim 1 wherein said semiconductor substrate is composed of P- material,
- said first doped layer is an N+ subcollector and said second doped layer is an N- collector layer for a CMOS device.
Parent Case Info
This application is a division of Ser. No. 07/327627 filed Mar. 24, 1989, now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4979008 |
Siligoni et al. |
Dec 1990 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
327627 |
Mar 1989 |
|