Claims
- 1. A semiconductor memory device comprising:a source/drain region of a MOS transistor, said source/drain region being formed in a semiconductor substrate; an interlayer insulating film formed on said semiconductor substrate to cover said source/drain region; and a stack electrode section formed to pass through said interlayer insulating film to said source/drain region, and including a contact section embedded in said interlayer insulating film and a stack section above said interlayer insulating film, said stack section having an uneven surface portion, wherein an impurity ion concentration of said surface section of said stack section is higher than that of an interior portion of said stack section.
- 2. A semiconductor memory device according to claim 1, wherein an impurity ion concentration of a contact portion contacting said source/drain region of said contact section and said impurity ion concentration of said surface portion of said stack section are higher than that of said inside of said contact section.
- 3. A semiconductor memory device according to claim 1, wherein said impurity ion concentration of said surface portion of said stack section is higher than that of said inside of said contact section and that of said contact portion of said contact section.
- 4. A semiconductor memory device according to claim 1, wherein said uneven surface portion includes hemi-sphere gains.
- 5. A semiconductor memory device according to claim 4, wherein said uneven surface portion is connected to a contact portion contacting said source/drain region of said contact section through a portion whose impurity ion concentration is higher than that of the other portion of said stack electrode section.
- 6. A semiconductor memory device according to claim 4, wherein impurity of said surface portion is phosphorus ions or arsenic ions.
- 7. A semiconductor device having an electrode comprising:a contact section formed in an interlayer insulating film which is provided on a semiconductor substrate; and a stack section connected with said contact section, and wherein said stack section has a surface region in which an HSG layer is formed, and an impurity concentration of said surface region is higher than that of an interior portion of said stack section.
- 8. A semiconductor device having an electrode comprising:a contact section formed in an interlayer insulating film which is provided on a semiconductor substrate; and a stack section with a surface region connected with said contact section, and wherein said stack section has a surface region in which an HSG layer is formed, and an impurity concentration of said contact surface region and said stack section surface region is higher than that of an interior portion of said stack section and an interior portion of said contact section.
- 9. A semiconductor device having an electrode comprising:a contact section formed in an interlayer insulating film which is provided on a semiconductor substrate; and a stack section connected with said contact section, and wherein said stack section has a surface region in which an HSG layer is formed, and an impurity concentration of said stack section surface region is higher than that of an interior portion of said stack section and an interior portion of said contact section.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-257742 |
Sep 1998 |
JP |
|
Parent Case Info
This is a divisional application of application Ser. No. 09/392,660 filed Sep. 9, 1999, the disclosure of which is incorporated herein by reference.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5989973 |
Zahurak et al. |
Nov 1999 |
A |
6069053 |
Ping et al. |
May 2000 |
A |
Foreign Referenced Citations (10)
Number |
Date |
Country |
3-234051 |
Oct 1991 |
JP |
5-175456 |
Jul 1993 |
JP |
6-204426 |
Jul 1994 |
JP |
6-244378 |
Sep 1994 |
JP |
8-195482 |
Jul 1996 |
JP |
8-298312 |
Nov 1996 |
JP |
8-306881 |
Nov 1996 |
JP |
9-191092 |
Jul 1997 |
JP |
9-237877 |
Sep 1997 |
JP |
11-204450 |
Jul 1999 |
JP |