Claims
- 1. A semiconductor device comprising a doped dielectric film formed on a semiconductor substrate, wherein the doped dielectric film comprises:a lower layer comprising a dielectric material with an approximately constant concentration of a dopant throughout the lower layer; and an upper layer comprising said dielectric material with a concentration of said dopant that is gradually reduced from the concentration of the lower layer to about 0 atomic % at an upper surface of the upper layer.
- 2. The semiconductor device of claim 1, wherein the dopant comprises carbon or fluorine.
- 3. The semiconductor device of claim 2, wherein the doped dielectric film lower layer comprises an organic-doped silica glass with a carbon concentration of about 5 atomic % to about 20 atomic %.
- 4. The semiconductor device of claim 2, wherein the doped dielectric film lower layer comprises fluorine-doped silica glass with a fluorine concentration of about 5 atomic % to about 20 atomic %.
- 5. The semiconductor device of claim 1, further comprising a doped dielectric layer underlying the lower layer, wherein the underlying doped dielectric layer comprises a gradually increasing concentration of dopant that increases from about 0 atomic % dopant at the underlying layer/semiconductor substrate interface to the concentration of dopant in the dielectric film lower layer at the underlying layer/lower layer interface.
- 6. The semiconductor device of claim 5, wherein the thicknesses of the underlying layer and upper layer are each about 50 Å to about 500 Å.
- 7. A semiconductor device comprising a doped dielectric film formed on a semiconductor substrate, wherein the doped dielectric film comprises:a lower layer with an approximately constant concentration of dopant throughout the lower layer; an upper layer with a concentration of dopant that is gradually reduced from the concentration of the lower layer to about 0 atomic % at an upper surface of the upper layer; and a doped dielectric layer underlying the lower layer, wherein the underlying doped dielectric layer comprises a gradually increasing concentration of dopant that increases from about 0 atomic % dopant at the underlying layer/semiconductor substrate interface to the concentration of dopant in the dielectric film lower layer at the underlying layer/lower layer interface.
- 8. The semiconductor device of claim 7, wherein the thicknesses of the underlying layer and upper layer are each about 50 Å to about 500 Å.
- 9. A semiconductor device comprising a doped dielectric film deposited on a semiconductor substrate by flowing one or more doped dielectric precursor gases over the semiconductor substrate, wherein the doped dielectric film comprises:a lower layer with an approximately constant concentration of a dopant throughout the lower layer; and an upper layer with a concentration of said dopant that is gradually reduced from the concentration of the lower layer to about 0 atomic % at an upper surface of the upper layer, wherein said upper layer is deposited by gradually reducing the flow rate of at least one of said doped dielectric precursor gases relative to the flow rate of said at least one precursor gas during deposition of said lower layer.
- 10. The semiconductor device of claim 9, wherein the dopant comprises carbon or fluorine.
- 11. The semiconductor device of claim 10, wherein the doped dielectric film lower layer comprises an organic-doped silica glass with a carbon concentration of about 5 atomic % to about 20 atomic %.
- 12. The semiconductor device of claim 10, wherein the doped dielectric film lower layer comprises fluorine-doped silica glass with a fluorine concentration of about 5 atomic % to about 20 atomic %.
- 13. The semiconductor device of claim 9, further comprising a doped dielectric layer underlying the lower layer, wherein the underlying doped dielectric layer comprises a gradually increasing concentration of dopant that increases from about 0 atomic % dopant at the underlying layer/semiconductor substrate interface to the concentration of dopant in the dielectric film lower layer at the underlying layer/lower layer interface.
- 14. The semiconductor device of claim 13, wherein the thicknesses of the underlying layer and upper layer are each about 50 Å to about 500 Å.
RELATED APPLICATIONS
This application contains subject matter similar to subject matter disclosed in copending U.S. patent applications Ser. No. 09/817,050 filed on Mar. 27, 2001 and Ser No. 09/819,987 filed on Mar. 29, 2001.
US Referenced Citations (9)
Foreign Referenced Citations (1)
Number |
Date |
Country |
1-149485 |
Jun 1989 |
JP |
Non-Patent Literature Citations (2)
Entry |
“Solving the Integration Challenges of Low-K Dielectrics”, L. Peters, Semiconductor International, Nov. 1999, pp. 1-7. |
U.S. patent application No. 09/511,585. |