This application is based on and claims the benefit of priority from prior Japanese Patent Application No. 2005-331742, filed on Nov. 16, 2005, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a semiconductor element, and more particularly to a semiconductor device including planar insulated-gate semiconductor elements.
2. Description of the Related Art
A conventional semiconductor device may comprise insulated-gate semiconductor elements such as MOS transistors, which are known to have such a structure that is referred to as a planar structure. In this planar structure, source/drain diffused regions of a MOS transistor are formed in a surface of a semiconductor substrate or a well, and a gate electrode is formed via a gate insulator in the well surface as sandwiched between these diffused regions, for example.
When the planar-structured semiconductor element is used as a high-breakdown voltage power semiconductor element, the diffused region is formed to have a LDD (Lightly Doped Drain) structure for achievement of a high breakdown voltage. In this structure, the diffused region includes a high-concentration layer (low-resistance layer), which is higher in impurity concentration and connected to an electrode. It also includes a low-concentration layer (high-resistance layer), which is lower in impurity concentration than the high-concentration layer and formed to extend toward the gate electrode, and has a high resistivity. In this structure, the low-concentration layer is depleted to retain a high-breakdown voltage when the semiconductor element is brought out of conduction.
Such the LDD-structured semiconductor element causes the following problem when the gate electrode is silicided to reduce the gate resistance. Namely, the reduction in gate resistance requires formation of a silicide layer over a possibly wide area of the gate electrode surface, preferably over the entire surface, if possible. If the entire surface of the gate electrode is silicided, however, an adjacent LDD region may also be silicided possibly. Silicidation of the LDD region leads to a lowered breakdown voltage of the semiconductor element. The silicidation of the LDD region may be prevented if silicidation is executed after forming a mask material such as an oxide over the LDD region. Also in this case, however, the mask material must be formed with a margin more or less to prevent the silicidation of the LDD region. Accordingly, the mask material inevitably overlaps the gate electrode. In this case, part of the gate electrode is not silicided and still has a high-resistance portion, which prevents the gate resistance from lowering sufficiently. Thus, the conventional structure of the semiconductor element is makes it difficult to achieve a lowered gate resistance and an elevated breakdown voltage of the element at the same time.
In one aspect the present invention provides a semiconductor device, comprising: a gate electrode formed via a gate insulator above a semiconductor region; a first diffused region and a second diffused region both formed in a surface of the semiconductor region as sandwiching the gate electrode therebetween such that conduction is made between both diffused regions when a gate voltage is applied to the gate electrode; a third diffused region formed in the surface of the semiconductor region as electrically connected to the first diffused region and having a lower impurity concentration compared to the first diffused region; a fourth diffused region formed in the surface of the semiconductor region as electrically connected to the third diffused region and having a higher impurity concentration compared to the third diffused region; a first main electrode electrically connected to the fourth diffused region; and a second main electrode electrically connected to the second diffused region.
Embodiments of the present invention will now be described with reference to the drawings.
[First Embodiment]
The MOSFET 100 includes an n+-type source diffused layer 2 (the second diffused region) and an n+-type drain diffused layer 3 (the first diffused region), which are formed in a surface of the p-type semiconductor substrate 1 as shown in
A silicide layer 6S is formed over the entire upper surface of the gate electrode 6 and connected to a gate wire, not shown. The source diffused layer 2 and the drain diffused layer 3 are provided with n−-type extension regions 2E, 3E that extend toward the gate electrode 6. The gate electrode 6 has a sidewall, which is provided with a silicon oxide film 7 and a silicon oxide film 8 thereon. The silicon oxide films 7 and 8 serve as a mask on self-aligned formation of the diffused layers 2, 3 by diffusion after formation of the extension regions 2E, 3E by diffusion. The surface of the drain diffused layer 3 is provided with a silicide layer 3S therein, which is formed together with the silicide layer 6S on formation of the silicide layer 6S.
A p+-type contact layer 9 is formed in the surface of the semiconductor substrate 1 at a position adjacent to the source diffused layer 2. The contact layer 9 and the source diffused layer 2 have surfaces, which are provided with a silicide layer 2S formed therein. Passing through an interlayer insulator 20 on the silicide layer 2S, a source electrode 10 is formed to short-circuit between the semiconductor substrate 1 and the source diffused layer 2.
On the other hand, the drain diffused layer 3 is provided with an n−-type high-resistance layer 21 (the third diffused region) and an n+-type contact layer 22 (the fourth diffused region),which extend away from the gate electrode 6. The contact layer 22 has a surface, which is provided with a silicide layer 22S formed therein. A drain electrode 23 is connected to the silicide layer 22S. The high-resistance layer 21 and the contact layer 22 form the breakdown voltage sharing portion 200.
The high-resistance layer 21 has a lower impurity concentration compared to the drain diffused layer 3 or the like. Therefore, the high-resistance layer 21 can be depleted earlier than the drain diffused layer 3 and the contact layer 22 when the MOSFET 100 is brought out of conduction, and has a higher resistivity (see
The silicide layers 2S, 6S, 3S and 22S are formed simultaneously by silicidation, with a mask material such as silicon nitride (not shown) formed with some margin. Specifically, the mask material is formed to cover the entire surface of the high-resistance layer 21 and cover part of the drain diffused layer 3 and the contact layer 22. In this case, a mask material such as silicon nitride (not shown) formed with some margin is used as a mask for silicidation. Therefore, the silicide layer 6S can be formed over the entire upper surface of the gate electrode 6. This makes it possible to minimize the gate resistance.
A problem associated with an LDD-structured high-breakdown voltage MOSFET is described with reference to
In this regard, the present embodiment further provides the breakdown voltage sharing portion 200 formed outside the drain diffused region 3 to prevent the breakdown voltage from lowering possibly even if the silicide layer 3S is formed in the drain diffused region 3. Accordingly, it is possible to form the silicide layer 6S over the entire upper surface of the gate electrode 6 to minimize the gate resistance without bringing a reduction in breakdown voltage.
In this embodiment, the MOSFET 100 and the breakdown voltage sharing portion 200 are formed laterally symmetrical about the drain electrode 23 as shown in
[Second Embodiment]
A second embodiment of the present invention is described next with reference to
In this embodiment the breakdown voltage sharing portion 200 further includes an n+-type low-resistance layer 24 (the fifth diffused region) provided between the drain diffused layer 3 and the high-resistance layer 21 as shown in
The embodiments of the invention are described above though the present invention is not limited to these embodiments but rather various modifications, alternatives and additions may be made without departing from the scope of the invention. For example, in the above embodiments, the semiconductor substrate is described as of p-type, and the source/drain diffused region as of n-type though p-type and n-type may be interchanged to configure the device, needless to say. An SOI substrate may be used as the semiconductor substrate 1. The present invention is also applicable to other insulated-gate semiconductor elements than the MOSFET, such as an IGBT and a Schottky barrier diode. In the above embodiments, one breakdown voltage sharing portion is provided per one MOSFET one by one in the configuration described above as a non-limiting example. Alternatively, a plurality of MOSFETs 100 can be connected through wires to a single breakdown voltage sharing portion 200 as shown in
Number | Date | Country | Kind |
---|---|---|---|
2005-331742 | Nov 2005 | JP | national |