Claims
- 1. A semiconductor device comprising an anode zone of one conduction type formed on one side of the device with a relatively high impurity concentration, a cathode zone of the other conduction type opposite to that of said anode zone and formed on the other side of the device with a relatively high impurity concentration, a high specific resistance zone of the same conduction type as the cathode zone and formed between the anode and cathode zones with a relatively low impurity concentration to act as an electric current path, and a lattice defect zone formed within the anode zone of the relatively high impurity concentration, said lattice defect zone shortening the carrier lifetime to cause holes being injected from the anode zone toward the high specific resistance zone to quickly disappear at normal and high temperature ranges, wherein the lattice defect zone is formed within the anode zone and close to the high specific resistance zone by proton irradiation, with the peak of the defect distribution inside the anode zone to be 20 to 30 .mu.m from a junction between the anode zone and the high specific resistance zone to maintain a short turn-off time in the high temperature range.
- 2. A device according to claim 1, which further comprises a buffer zone formed within the high specific resistance zone positioned close to the anode zone, composed of the same conduction type as the high specific resistance zone and having a relatively higher concentration than the high specific resistance zone.
- 3. A device according to claim 2, wherein the proton irradiation dose is between 1.times.10.sup.12 cm.sup.-2 and 3.times.10.sup.12 cm.sup.-2.
- 4. A device according to claim 1, wherein the lattice defect zone has an optimum defect density selected to be, as measured at room temperatures, 1.5 to 2.0 times as large as the defect density showing the minimum sum of conduction and turn-off power losses of the device as measured at room temperatures, said optimum defect density sowing substantially no increase in the sum of the conduction and turn-off power loses in the high temperature range.
Priority Claims (2)
Number |
Date |
Country |
Kind |
62-322336 |
Dec 1987 |
JPX |
|
63-100603 |
Apr 1988 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/284,399, filed Dec. 14, 1988, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (7)
Number |
Date |
Country |
3733100 |
Apr 1988 |
DEX |
62-76556 |
Apr 1987 |
JPX |
60-207376 |
Sep 1987 |
JPX |
62-235782 |
Oct 1987 |
JPX |
63-205958 |
Aug 1988 |
JPX |
1-272157 |
Oct 1989 |
JPX |
2-36570 |
Feb 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
PCIM '88 Proceedings, "Low-Loss High Efficiency, Planar-Gate Normally-Off Type Static Induction (SI) Thyristor", by Abe et al., pp. 165-173. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
284399 |
Dec 1988 |
|