Claims
- 1. A method of manufacturing a semiconductor device having a field-effect transistor structure, comprising the steps of:
- forming a substantially undoped GaAs layer on a semi-insulating GaAs substrate;
- forming a substantially undoped In.sub.y Ga.sub.1-y As layer on the undoped GaAs layer, where y is greater than 0 and up to 1, said In.sub.y Ga.sub.1-y As layer having a thickness in a range of 100-200 .ANG.;
- forming a substantially undoped Ga.sub.1-x Al.sub.x As layer on the undoped In.sub.y Ga.sub.1-y As layer, where x is greater than 0 and up to 1;
- forming an n-type Ga.sub.1-x Al.sub.x As layer over said substantially undoped Ga.sub.1-x Al.sub.x As layer; and
- forming a gate electrode so as to apply voltage to said substantially undoped In.sub.y Ga.sub.1-y As layer via said n-type Ga.sub.1-x Al.sub.x As layer.
- 2. The method according to claim 1, wherein the undoped GaAs layer, the undoped In.sub.y Ga.sub.1-y As layer, the undoped Ga.sub.1-x Al.sub.x As layer, and the n-type Ga.sub.1-x Al.sub.x As layer are each formed by molecular beam epitaxy.
- 3. The method according to claim 1, further comprising a step of forming source and drain portions extending from the n-type Ga.sub.1-x Al.sub.x As layer through the substantially undoped In.sub.y Ga.sub.1-y As layer to the undoped GaAs layer except for a portion below said gate electrode.
- 4. The method according to claim 3, further comprising a step of forming source and drain electrodes above said n-type Ga.sub.1-x Al.sub.x As layer, wherein said source and drain portions are formed as alloyed regions under said source and drain electrodes.
- 5. A method of manufacturing a semiconductor device according to claim 1, wherein y of said In.sub.y Ga.sub.1-y As is in a range of 0.05 to 0.5.
- 6. A method of manufacturing a semiconductor device according to claim 1, wherein said GaAs layer is formed epitaxially on said semi-insulating GaAs substrate, said In.sub.y Ga.sub.1-y As layer is formed epitaxially on said GaAs layer, and said Ga.sub.1-x Al.sub.x As layer is formed epitaxially on the In.sub.y Ga.sub.1-y As layer, respectively.
- 7. A method of manufacturing a semiconductor device according to claim 6, wherein the epitaxial processes for GaAs, In.sub.y Ga.sub.1-y As, and Ga.sub.1-x Al.sub.x As layers utilize molecular beam epitaxy.
- 8. A method of making a semiconductor device having a field-effect transistor structure with a potential well confining a two-dimensional electron gas, comprising the steps of:
- forming an undoped first semiconductor layer, having a first lattice constant, on a semi-insulating semiconductor substrate;
- forming a second semiconductor layer, having a thickness in a range of 100-200 .ANG., having a second lattice constant greater than that of the first semiconductor layer, and being substantially undoped, on the first semiconductor layer;
- forming a third semiconductor layer, which has a third lattice constant smaller than that of the second semiconductor layer and which includes an n-type region therein, on the second semiconductor layer; and
- forming an electrode so as to apply voltage therefrom to said second semiconductor layer via said n-type region,
- wherein material of said third semiconductor layer is selected so as to form a two-dimensional electron gas in said second semiconductor layer, and material of said first semiconductor layer is selected so as to confine said two-dimensional electron gas in said second semiconductor layer as a potential well, and wherein the first semiconductor layer is made of GaAs, the second semiconductor layer is made of a material selected from the group consisting of In.sub.x Ga.sub.1-x As and GaAs.sub.1-y Sb.sub.y, and the third semiconductor layer is made of Al.sub.z Ga.sub.1-z As, wherein z is at most 1 but greater than 0 and x and y are each in a range of 0.05 to 0.5.
- 9. A method of fabricating a semiconductor device having a field-effect transistor structure, comprising the steps of:
- forming a second semiconductor layer, substantially undoped, on an undoped first semiconductor layer, a material of said second semiconductor layer having a smaller band gap than that of said undoped first semiconductor layer and a different lattice constant from that of said undoped first semiconductor layer, and said second semiconductor layer having a thickness in a range of 100-200 .ANG.;
- forming a third semiconductor layer including an n-type region on said second semiconductor layer, a material of said third semiconductor layer having a larger band gap than that of said second semiconductor layer; and
- forming an electrode so as to apply voltage therefrom to said second semiconductor layer through said n-type region,
- wherein the first semiconductor layer is made of GaAs, the second semiconductor layer is made of a material selected from the group consisting of In.sub.x Ga.sub.1-x As and GaAs.sub.1-y Sb.sub.y, and the third semiconductor layer is made of Al.sub.z Ga.sub.1-z As, wherein z is at most 1 but greater than 0, and x and y are each in a range of 0.05 to 0.5.
- 10. A method of fabricating a semiconductor device having a field-effect transistor structure, including steps of:
- forming an undoped first semiconductor layer epitaxially on a semi-insulating semiconductor substrate;
- forming a second semiconductor layer, substantially undoped, epitaxially on said undoped first semiconductor layer, a material of said second semiconductor layer having a smaller bandgap than that of said undoped first semiconductor layer and a different lattice constant from that of said undoped first semiconductor layer, and said second semiconductor layer having a thickness in a range of 100-200 .ANG.;
- forming a third semiconductor layer, including an n-doped portion, epitaxially on said second semiconductor layer, a material of said third semiconductor layer having a larger bandgap than that of said second semiconductor layer; and
- forming a gate electrode so as to apply an electric field to said second semiconductor layer through said n-doped portion,
- wherein the semi-insulating semiconductor substrate and the undoped first semiconductor layer are made of GaAs, the second semiconductor layer is made of a material selected from the group consisting of In.sub.x Ga.sub.1-x As and GaAs.sub.1-y Sb.sub.y, and the third semiconductor layer is made of Al.sub.z Ga.sub.1-z As respectively, and z is at most 1 but greater than 0, and x and y and are each in a range of 0.05 to 0.5.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-123606 |
Jun 1984 |
JPX |
|
Parent Case Info
This application is a divisional of application Ser. No. 08/235,155, filed Apr. 28, 1994, which is a continuation of application Ser. No. 07/863,471, filed Apr. 2, 1992, and now abandoned, which is a continuation of application Ser. No. 07/528,898, filed May 29, 1990, now abandoned, which is a continuation of application Ser. No. 07/316,658, filed Feb. 28, 1989, now abandoned, which is a continuation of application Ser. No. 07/056,294, filed May 29, 1987, now abandoned, which is a continuation of application Ser. No. 06/745,226, filed Jun. 17, 1985, now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4163237 |
Dingle et al. |
Jul 1979 |
|
4663643 |
Mimura |
May 1987 |
|
4797716 |
Chaffin et al. |
Jan 1989 |
|
Non-Patent Literature Citations (1)
Entry |
T.E. Zipperian, et al., "An In.sub.0.2 Ga.sub.0.8 As/GaAs, Modulation-Doped, Strained-layer Superlattice Filed-Effect Transistor", Electron Devices Meeting, Dec. 1983, pp. 696-699. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
235155 |
Apr 1994 |
|
Continuations (5)
|
Number |
Date |
Country |
Parent |
863471 |
Apr 1992 |
|
Parent |
528898 |
May 1990 |
|
Parent |
316658 |
Feb 1989 |
|
Parent |
56294 |
May 1987 |
|
Parent |
745226 |
Jun 1985 |
|