This application is based on, and claims priority to Japanese Patent Application No. 2014-118729, filed on Jun. 9, 2014, the content of which is incorporated herein by reference in its entirety.
1. Field
The present disclosure relates to a semiconductor device, and in particular to a technology effective in application to a semiconductor device integrated with field effect transistors having an offset gate structure.
2. Description of Related Art
A lateral power MOSFET, for example, is known as a power transistor used in a power amplifier circuit, a power supply circuit, a converter, or a power supply protection circuit. Japanese Unexamined Patent Application Publication No. 2003-324159 discloses a lateral power MOSFET in which high electric field relaxation for achieving a high withstand voltage is performed by forming a field insulation film in the drain region side of a gate electrode and forming an offset region, or a drift region, with a lower impurity concentration than the drain region around the drain region.
Japanese Unexamined Patent Application Publication No. H07-288328 discloses relaxation of electric field concentration arising at a boundary between an offset region and a drain region when a depletion layer generated at the boundary of the pn junction between a channel forming region and the offset region extends, by an enhanced impurity concentration at the boundary between the offset region and the drain region.
A lateral power MOSFET has a layout in which a plurality of source regions and drain regions alternately arranged along the gate length direction, which is the direction transverse to the longitudinal direction, of a gate electrode. This arrangement is aimed at reducing an area of the device by sharing the drain region in a construction with a large channel width in order to decrease ON resistance. A gate electrode is disposed between the source region and the drain region. Each of the plurality of gate electrodes is connected together with a gate interconnection extending on a field insulation film along the transverse direction of the gate electrode at a place outside the source region and the drain region.
As to the electric field concentration arising at the offset region and at the drain region, JP H07-288328 fails to mention about the case arising only at a part of a semiconductor device due to a field plate effect of the gate inter-connection.
One aspect of the present invention is to address the problems in conventional technologies and provide a semiconductor device that ensures a device withstand voltage and achieves downsizing.
To address the above mentioned problems, a semiconductor device of an aspect of the present invention comprises: a channel-forming region of a first conductivity type; a first main electrode region of a second conductivity type disposed in a part of an upper part of the channel-forming region; a drift region of the second conductivity type disposed in an upper part of the channel-forming region apart from the first main electrode region, through the drift region running carriers from the first main electrode region; a second main electrode region of the second conductivity type disposed in a part of an upper part of the drift region and receiving the carriers from the first main electrode region; and a stopper region of the second conductivity type with higher impurity concentration than the drift region, disposed at an end of the drift region apart from the first main electrode region; wherein the stopper region obstructs extension of a depletion layer at a pn junction between the channel-forming region and the drift region.
A semiconductor device of embodiments of the present invention ensures a device withstand voltage between a channel forming region and a second main electrode region, and achieves down-sizing.
Additional aspects and/or advantages will be set forth in part in the description which follows and, in part, will be apparent from the description, or may be learned by practice of the invention.
These and/or other aspects and advantages will become apparent and more readily appreciated from the following description of the embodiments, taken in conjunction with the accompanying drawings of which:
Reference will now be made in detail to the embodiments, examples of which are illustrated in the accompanying drawings, wherein like reference numerals refer to the like elements throughout. The embodiments are described below to explain the present invention by referring to the figures.
Further down-sizing is demanded in power transistors, too. The lateral power MOSFET mentioned earlier can be down-sized by disposing the gate inter-connection extending on the field insulation film nearly to the drain region.
However, the present inventor has found that a device withstand voltage, which is a withstand voltage between a channel forming region and a drain region, degrades when the distance between the gate inter-connection and the drain region is decreased to 1 μm or smaller. This degradation of a withstand voltage arises due to electric field concentration at an edge at the gate interconnection side of the drain region caused by extension of depletion layer generated at the boundary of a pn junction between the channel forming region and the drain region under the gate interconnection to the drain region promoted by a field plate effect of the gate interconnection on the field insulation film.
Thus, the present inventor paid attention to the drift region, or an offset region, under the gate interconnection and accomplished the present invention.
The following describes in detail a semiconductor device according to an embodiment of the present invention with reference to the accompanying drawings.
In this specification, “a main electrode region” means a low resistivity semiconductor region of either one of a source region or a drain region in a field effect transistor (FET). The main electrode region means a semiconductor region of either one of an emitter region or a collector region in the case of an IGBT. Thus, the main electrode region is a name depending on the type of a semiconductor device. More specifically, the “one main electrode region” can be defined as “a first main electrode region” and “the other main electrode region” can be defined as “a second main electrode region.” Thus, “a second main electrode region” is a semiconductor region of either one of a source region or a drain region that is not a first main electrode region in an FET or an SIT, and “a second main electrode region” is a semiconductor region of either one of an emitter region or a collector region that is not a first main electrode region in an IGBT. Since the following description is made on a lateral MOSFET, a source region is called “a first main electrode region” and a drain region is called “a second main electrode region.”
In the following description of the embodiment example, a first conductivity type is a p type and a second conductivity type is an n type for an example. But, the conductivity type can be exchanged so that a first conductivity type is an n type and a second conductivity type is a p type.
In this specification and the accompanying drawings, a layer or a region preceded by the letter n or p means a layer with a majority carrier of electrons or positive holes, respectively. The symbols “+” and “−” suffixed to the letter “p” or “n” mean higher or lower impurity concentration, respectively, than a semiconductor region without the symbols.
In this specification and the accompanying drawings, a similar construction is given the same symbol and description thereon is omitted.
The accompanying drawings used for illustrating the embodiment example are not depicted in an accurate scale or a correct relative dimensions in order for easy observation and understanding. The present invention is not limited to the embodiment example described in the following within the spirit of the invention.
In the embodiment example in the following, a representative example of a semiconductor device of the invention is a lateral MOSFET. In the embodiment example in the following description, “an X direction” and “a Y direction” are first and second directions perpendicular to each other in the same plane. In
As shown in
The transistor cell Qp is mainly composed of a channel-forming region 2 of a first conductivity type (p type), a gate insulation film 7, a gate electrode 8p, a first main electrode region 10j, or a source region, of a second conductivity type (n type), a second main electrode region 11j, or a drain region, of a second conductivity type (n type), and a drift region 3j, or an offset region, of an second conductivity type (n type).
The transistor cell Qp+1 is mainly composed of a channel-forming region 2, a gate insulation film 7, a gate electrode 8p+1, a first main electrode region 10j+1, or a source region, of a second conductivity type (n type), a second main electrode region 11j, or a drain region, of a second conductivity type (n type), and a drift region 3j, or an offset region, of an second conductivity type (n type).
The transistor cell Qp−1 is mainly composed of a channel-forming region 2, a gate insulation film 7, a gate electrode 8p−1, a first main electrode region 10j, or a source region, a second main electrode region 11j−1, or a drain region, of a second conductivity type (n type), and a drift region 3j−1, or an offset region, of a second conductivity type (n type).
The transistor cell Qp−2 is mainly composed of a channel-forming region 2, a gate insulation film 7, a gate electrode 8p−2, a first main electrode region 10j−1, or a source region, of an n type, a second main electrode region 11j−1, or a drain region, of a second conductivity type (n type), and a drift region 3j−1.
The semiconductor device according to the embodiment of the invention, as shown in
In the transistor cells Qp and Qp+1, the carriers from the first main electrode regions 10j and 10j+1 run through the drift region 3, and are delivered to the second main electrode region 11j.
Likewise, in the transistor cells Qp−2 and Qp−1, the carriers from the first main electrode regions 10j−1 and 10j run through the drift region 3j−1 and are delivered to the second main electrode region 11j−1.
As shown in
The field insulation film 5 extends along the X direction in a shape of stripes, and is formed in a shape of a ladder having a plurality of windows 6 arranged periodically in the Y direction perpendicular to the X direction on one plane. The plurality of windows 6 include windows 6aj−1, 6aj, 6aj+1 for first main electrode regions and windows 6bj−1 and 6bj for second main electrode regions, which are periodically arranged alternately in the Y direction.
The windows 6aj and 6aj+1 for first main electrode regions with a stripe shape are arranged with a certain distance from the window 6bj for second main electrode region in the Y direction perpendicular to the X direction, which is the longitudinal direction of the window 6bj for second main electrode region with a stripe shape, interposing the window 6bj for a second main electrode region.
The windows 6aj−1 and 6aj for first main electrode regions are arranged with a certain distance from the window 6bj−1 for second main electrode region in the Y direction perpendicular to the X direction, which is the longitudinal direction of the window 6bj−1 for second main electrode region with a stripe shape, interposing the window 6bj−1 for a second main electrode region.
The channel-forming region 2 is disposed in the upper part of the principal surface side of the semiconductor substrate 1. The first main electrode regions 10j−1, 10j, and 10j+1 are disposed at parts of the upper region of the channel-forming region 2 in the upper part of the principal surface side of the semiconductor substrate 1. The drift regions 3j−1 and 3j are disposed in the upper part of the channel-forming region 2 apart from the first main electrode regions 10j−1, 10j and 10j+1. The second main electrode regions 11j−1 and 11j are disposed at the upper part of the drift regions 3j−1 and 3j, respectively.
The drift region 3j is disposed in the upper part of the channel-forming region 2 between the window 6aj and the window 6aj+1 for the first main electrode regions and extends along the peripheral region of the window 6bj for the second main electrode region from the window 6bj side of the second main electrode region to the region beneath the field insulation film 5. Similarly, the drift region 3j−1 is disposed in the upper part of the channel-forming region 2 between the window 6aj−1 and the window 6aj for the first main electrode regions and extends along the peripheral region of the window 6bj−1 for the second main electrode region from the window 6bj−1 side of the second main electrode region to the region beneath the field insulation film 5. The drift region 3j−1 and the drift region 3j are formed with the form of stripes along the X-direction in the form of islands in the upper part of the channel-forming region 2.
The first main electrode region 10j is disposed in the upper part of the channel-forming region 2 in the window 6aj for first main electrode region apart from the drift regions 3j−1 and 3j. The first main electrode region 10j is disposed at the central position in the Y direction perpendicular to the longitudinal direction of the window 6aj for first main electrode region.
The first main electrode region 10j+1 is disposed in the upper part of the channel-forming region 2 in the window 6aj+1 for first main electrode region apart from the drift region 3j. The first main electrode region 10j+1 is disposed at the position deviated from the center of the window 6aj+1 for first main electrode region away from the drift region 3j in the Y direction perpendicular to the longitudinal direction of the window 6aj+1 for first main electrode region.
The first main electrode region 10j−1 is disposed in the upper part of the channel-forming region 2 in the window 6aj−1 for first main electrode region apart from the drift region 3j−1. The first main electrode region 10j−1 is disposed at the position deviated from the center of the window 6aj+1 for first main electrode region away from the drift region 3j−1 in the Y direction perpendicular to the longitudinal direction of the window 6aj−1 for first main electrode region. The first main electrode regions 10j−1, 10j, and 10j+1 are formed with a shape of stripes along the X direction and disposed in a configuration of islands in the upper part of the channel-forming region 2.
The second main electrode region 11j is disposed at the center of the drift region 3j in the window 6bj for second main electrode region. The second main electrode region 11j is formed in whole the region of the window 6bj for second main electrode region. The second main electrode region 11j has a planar size in which the periphery thereof is positioned outside the perimeter of the window 6bj for second main electrode region.
The second main electrode region 11j−1 is disposed at the center of the drift region 3j−1 in the window 6bj−1 for second main electrode region. The second main electrode region 11j−1 is formed in whole the region of the window 6bj−1 for second main electrode region. The second main electrode region 11j−1 has a planar size in which the periphery thereof is positioned outside the perimeter of the window 6bj−1 for second main electrode region. The second main electrode regions 11j−1 and 11j are formed in a shape of stripes along the X direction and disposed with a configuration of islands in the upper region of the drift regions 3j−1 and 3j.
A gate insulation film 7 is formed on the principal surface of the semiconductor substrate 1. The gate insulation film 7 is provided on the channel-forming region 2 between the drift region 3j and the first main electrode region 10j, and between the drift region 3j and the first main electrode region 10j+1. The gate insulation film 7 is provided on the channel-forming region 2 between the drift region 3j−1 and the first main electrode region 10j, and between the drift region 3j−1 and the first main electrode region first main electrode region 10j−1. The gate insulation films 7 are arranged in every other windows of the plurality of windows 6 in the field insulation film 5 in the Y direction. Second main electrode regions 11j−1 and 11j are disposed in the windows 6 where the gate insulation films 7 are not disposed.
The gate insulation film 7 is composed of a silicon dioxide (SiO2) film formed on the surface of the semiconductor substrate 1 by means of thermal oxidation process, for example. The gate insulation film 7 can employ a silicon oxide film, a silicon nitride (Si3N4) film, or a lamination of these films produced by a chemical vapor deposition (CVD) method as well as the thermal oxidation method. For power semiconductor devices requiring high withstand voltage, however, the silicon oxide film produced by the thermal oxidation method is preferable because it provides an advantage of compactness.
The embodiment of the invention is described in the case of the transistor cells Qp−2, Qp−1, Qp, and Qp+1 that are FETs of a MOS type with the gate insulation film of an oxide film. However, the transistor cells can be FETs of a MIS type with a gate insulation film of a silicon nitride film, or a laminated films of a silicon oxide film and silicon nitride film, as well as a silicon oxide film.
As shown in
A channel is formed on the surface of the channel-forming region 2 beneath the gate electrodes 8p−2, 8p−1, 8p, and 8p+1, which are stripes in the X direction, controlled by the voltage applied to the gate electrodes 8p−2, 8p−1, 8p, and 8p+1. Through the channels beneath the gate electrodes 8p and 8p+1 and the drift region 3j, carriers move from the first main electrode regions 10j and 10j+1 to the second main electrode region 11j. Through the channels beneath the gate electrodes 8p−2 and 8p−1 and the drift region 3j−1, charges move from the first main electrode regions 10j−1 and 10j to the second main electrode region 11j−1.
As shown in
The first main electrode regions 10j−1, 10j, 10j+1 and the drift region 3j−1 and 3j are disposed in the both sides, in the direction of gate length, which is the Y direction, of the gate electrodes 8p−2, 8p−1, 8p, and 8p+1 apart from each other. The drift regions 3j−1 and 3j are disposed in the upper part of the channel-forming region 2 around the second main electrode regions 11j−1 and 11j. The drift regions 3j−1 and 3j are formed with a lower impurity concentration than the second main electrode regions 11j−1 and 11j.
The first main electrode regions 10j−1, 10j, 10j+1 are arranged periodically in the upper part of the channel-forming region 2. On the other hand, the second main electrode regions 11j−1 and 11j, different from the first main electrode regions 10j−1, 10j, 10j+1, are arranged in the central region of the upper part of the drift region 3j−1 and 3j, which are disposed in the upper part of the channel-forming region 2.
As shown in
As shown in
As shown in
As shown in
As shown in
The second metallic line 16 is composed of a first portion 16a of the second metallic line 16 and a plurality of second portions 16b of the second metallic line 16. The first portion 16a of the second metallic line 16 extends in the Y direction at the position outside of the other end side of the first main electrode regions 10j−1, 10j, and 10j+1 and the second main electrode regions 11j−1 and 11j above the field insulation film 5 in the plan view of the principal surface of the semiconductor substrate 1. The second portions 16b of the second metallic line 16 extend in the X direction over the second main electrode regions 11j−1 and 11j from the first portion 16a of the second metallic line 16. Each of the second portions 16b of the second metallic line 16 is connected electrically to the corresponding second main electrode regions 11j−1 and 11j through conductive plugs 13b embedded in the interlayer dielectric film 12.
As shown in
The semiconductor device according to the embodiment of the present invention is provided, as shown in
The first stopper regions 4aj−1 and 4aj, and the second stopper regions 4bj−1 and 4bj, which have a higher impurity concentration than the drift regions 3j−1 and 3j, are disposed opposing with each other at the both ends of the drift regions 3j−1 and 3j. Even though a field plate effect occurs upon application of a voltage on the first gate interconnection 9a and the second gate interconnection 9b as described in detail afterwards, the first stopper regions 4aj−1 and 4aj, and the second stopper regions 4bj−1 and 4bj obstruct expansion of the depletion layer 20a, which is indicated in
In other words, the first gate interconnection 9a is disposed at one end part of the drift regions 3j−1 and 3j under the field insulation film 5 at the outside of one end of the second main electrode regions 11j−1 and 11j. The second gate interconnection 9b is disposed at the other end part of the drift region 3j−1 and 3j under the field insulation film 5 at the outside of the other end of the second main electrode regions 11j−1 and 11j.
In yet other words, the first gate interconnection 9a is disposed on the field insulation film 5 right above the first stopper regions 4aj−1 and 4aj at the outside of one end of the second main electrode regions 11j−1 and 11j. The second gate interconnection 9b is disposed on the field insulation film 5 right above the second stopper regions 4bj−1 and 4bj at the outside of the other end of the second main electrode regions 11j−1 and 11j.
As shown in
Similarly to the first stopper region 4aj as shown in
Each of the first stopper region 4aj and the second stopper region 4bj is formed, as shown in
Similarly to the first stopper region 4aj and the second stopper region 4bj, each of the first stopper region 4aj−1 and the second stopper region 4bj−1 is formed, though not depicted, with an approximately equal depth, or thickness, and has the end at the side away from the second main electrode region 11j−1 and the bottom thereof being in contact with the channel-forming region 2. Similarly to the first stopper region 4aj and the second stopper region 4bj, each of the first stopper region 4aj−1 and the second stopper region 4bj−1 is formed, as shown in
The following shows examples of impurity concentrations of the semiconductor regions in the semiconductor device according to the embodiment of the invention.
The channel-forming region 2 of a first conductivity type, which is a p type in this embodiment example, is formed with an impurity concentration of 1×1016/cm3 to 8×1016/cm3, for example. The first main electrode regions 10j−1, 10j, and 10j+1, which are source regions, of a second conductivity type, which is an n+ type in this embodiment example, and the second main electrode regions 11j−1 and 11j, which are drain regions, of the second conductivity type, which is an n+ type in this embodiment example, are formed with an impurity concentration of 1×1020/cm3 to 4×1020/cm3, for example. The drift regions 3j−1 and 3j are formed with a lower impurity concentration than the second main electrode regions 11j−1 and 11j and have an impurity concentration of 1×1016/cm3 to 8×1016/cm3, for example. Impurity concentrations of the drift regions 3j−1 and 3j are determined to be such a value that avoids electric field concentration at the surface of the drift regions 3j−1 and 3j under the gate insulation film 7, and set in consideration of ON resistance. The first stopper regions 4aj−1 and 4aj and the second stopper regions 4bj−1 and 4bj are formed with an impurity concentration lower than that of the second main electrode regions 11j−1 and 11j and higher than that of the drift regions 3j−1 and 3j, and at a value from 2×1016/cm3 to 2×1017/cm3, for example.
In operation of the transistor cells Qp−2, Qp−1, Qp, Qp+1 having the construction described above, a first reference voltage, for example zero volts, is applied to the first main electrode regions 10j−1, 10j, and 10j+1, a second reference voltage, for example 20V, higher than the first reference voltage is applied to the second main electrode regions 11j−1 and 11j, and a control voltage, for example 5 V, is applied to the gate electrodes 8p−2, 8p−, 8p, and 8p+1. Upon application of these voltages, channels are formed in the channel-forming region 2 under the gate electrodes 8p−2, 8p−, 8p, and 8p+1. Carriers move through the channel and the drift regions 3j−1 and 3j from the first main electrode regions 10j−1, 10j, and 10j+1 to the second main electrode regions 11j−1 and 11j. In the operation of the transistor cells Qp−2, Qp−1, Qp, Qp+1, the first gate interconnection 9a and second gate interconnection 9b receive a control voltage that tends to expand a depletion layer 20a as depicted in
As shown in
The following describes a method of manufacturing a semiconductor device, which is a lateral MOSFET, according to the embodiment of the present invention with reference to
First, a semiconductor substrate 1 of a second conductivity type, which is an n− type in this embodiment example, is prepared as shown in
Then as shown in
Then as shown in
Then as shown in
Then as shown in
Then, a conductive layer of doped silicon layer with a low resistivity containing impurities is formed on the whole surface of the principal surface of the semiconductor substrate 1 including on the field insulation film 5 and the gate insulation film 7. After that, the doped polysilicon layer is patterned as shown in
Then as shown in
Then, on the whole surface of the principal surface of the semiconductor substrate 1 including on the gate electrodes 8 and on the first gate interconnection 9a and second gate interconnection 9b, an interlayer dielectric film 12 is formed of a silicon oxide film by means of a CVD method, for example. After that, conductive plugs 13a to be electrically connected to the first main electrode regions 10j−1, 10j, and 10j+1 are formed through the interlayer dielectric film 12 corresponding to the respective first main electrode regions 10j−1, 10j, and 10j+1, and at the same time, conductive plugs 13b to be electrically connected to the second main electrode regions 11j−1 and 11j are formed through the interlayer dielectric film 12 corresponding to the respective second main electrode regions 11j−1 and 11j. On the whole surface of the interlayer dielectric film 12 including on the conductive plugs 13a and 13b, a metal layer is formed of an aluminum film or an aluminum alloy film, for example, by means of sputtering deposition. After that, the metal layer is patterned to form the first metallic line 15 and second metallic line 16 as shown in
After that, a passivation film of a polyimide resin, for example, is formed on the interlayer dielectric film 12, covering the first metallic line 15 and second metallic line 16. On the back surface of the semiconductor substrate 1, back surface electrodes are formed. Thus, the wafer process for manufacture the semiconductor device as shown in
Here, comparison is made between the semiconductor device, which is a lateral MOSFET, according to the embodiment of the present invention and a conventional lateral MOSFET.
In the conventional lateral MOSFET as shown in
In order to downsize a lateral MOSFET, it is effective to dispose the gate interconnection 109 extending on the field insulation film 105 close to the second main electrode region 111. However, if the gate interconnection 109 extending on the field insulation film 105 is positioned close to the second main electrode region 111, or if the distance S2 between the gate interconnection 109 and the second main electrode region 111 is decreased as shown in
In the semiconductor device according to the embodiment of the present invention as described earlier, first stopper regions 4aj−1 and 4aj with a higher impurity concentration than the drift regions 3j−1 and 3j are provided in the drift regions 3j−1 and 3j under the first gate interconnection 9a away from the second main electrode regions 11j−1 and 11j. In this construction as shown in
As shown in
Preferably, the ends 4a1 and 4b1 of the first stopper region 4aj−1 and 4aj and the second stopper region 4bj−1 and 4bj at the side of the second main electrode regions 11j−1 and 11j are positioned nearer to the side of second main electrode regions 11j−1 and 11j than the ends 9a1 and 9b1 of the first gate interconnection 9a and second gate interconnection 9b at the side of the second main electrode regions 11j−1 and 11j. This is because, if the ends 9a1 and 9b1 of the first gate interconnection 9a and second gate interconnection 9b are positioned nearer to the second main electrode regions 11j−1 and 11j than the ends 4a1 and 4b1 of the first stopper region 4aj−1 and 4aj and the second stopper region 4bj−1 and 4bj, the depletion layer 20a developed at the pn junction between the channel-forming region 2 and the drift regions 3j−1 and 3j tends to extends toward the second main electrode regions 11j−1 and 11j.
The extension of the depletion layer 20a toward the second main electrode regions 11j−1 and 11j under the first gate interconnection 9a and second gate interconnection 9b can be obstructed by setting the impurity concentration of the first stopper region 4aj−1 and 4aj and the second stopper region 4bj−1 and 4bj to be higher than the impurity concentration of the drift regions 3j−1 and 3j and to be lower than the impurity concentration of the second main electrode regions 11j−1 and 11j. However, if the impurity concentration of the first stopper region 4aj−1 and 4aj and the second stopper region 4bj−1 and 4bj is too low, the effect of obstructing extension of the depletion layer 20a toward the side of second main electrode regions 11j−1 and 11j is reduced; and if the impurity concentration is too high, the high electric field relaxation effect is reduced. Accordingly, the impurity concentration of the first stopper region 4aj−1 and 4aj and the second stopper region 4bj−1 and 4bj is preferably in the range of 1.5 to 2 times the impurity concentration of the drift regions 3j−1 and 3j.
<Variations>
In the semiconductor device according to the embodiment of the invention as described above, the first stopper region 4aj−1 and 4aj and the second stopper region 4bj−1 and 4bj are formed in the shape of stripes extending continuously along the Y direction. However, the invention is not limited to such a shape, but as shown in
In the semiconductor device according to the embodiment of the invention as described above, the first stopper regions 4aj−1 and 4aj and the second stopper regions 4bj−1 and 4bj are formed with a depth approximately equal to the depth of the drift regions 3j−1 and 3j. However, the present invention is not limited to this depth, but the first stopper region 4aj−1 and 4aj and the second stopper region 4bj−1 and 4bj can be, as shown in
As described thus far, a semiconductor device according to the embodiment of the invention ensures a sufficient withstand voltage, which is a device withstand voltage, between the channel-forming region 2 and the second main electrode region 11, which is a drain region, simultaneously minimizing the size of the device.
In the semiconductor device according to the embodiment of the invention, the first main electrode region, which is a source region, and second main electrode region, which is a drain region, are arranged alternately along the shorter direction of the gate electrode, which is a direction of gate length or the Y direction. However, the present invention is not limited to the arrangement, but can also be applied to a semiconductor device having a construction composed of pairs of a first main electrode region and a second main electrode region. The present invention can more be applied to the case wherein a field plate effect arises at an edge in the longitudinal direction of a high concentration main electrode region in a certain electric potential condition even in an interconnection other than the gate interconnection that connects the gate electrodes. The present invention can further be applied to the case wherein degradation of withstand voltage due to a field plate effect arising from some electric potential condition of interconnection is to be avoided in the combination of a high concentration main electrode region and a low concentration drift region, or an offset region, for electric field relaxation, even in a semiconductor device other than a lateral MOSFET.
Although the semiconductor device according to an embodiment of the present invention described thus far is a lateral MOSFET, the present invention can also be applied to a lateral IGBT, for example.
Although the semiconductor device according to an embodiment of the present invention described thus far uses a silicon semiconductor substrate, the present invention can also be applied to a semiconductor device that uses a semiconductor substrate of silicon carbide (SiC) or gallium nitride (GaN), for example.
Reference numerals and signs are as follows:
Although a few embodiments have been shown and described, it would be appreciated by those skilled in the art that changes may be made in these embodiments without departing from the principles and spirit of the invention, the scope of which is defined in the claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2014-118729 | Jun 2014 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5440160 | Vinal | Aug 1995 | A |
6784490 | Inoue | Aug 2004 | B1 |
20040075147 | Ueda et al. | Apr 2004 | A1 |
20080290407 | Kusunoki | Nov 2008 | A1 |
Number | Date | Country |
---|---|---|
7-288328 | Oct 1995 | JP |
2003-324159 | Nov 2009 | JP |
Number | Date | Country | |
---|---|---|---|
20150357463 A1 | Dec 2015 | US |