This application claims priority from Korean Patent Application No. 10-2021-0114704, filed on Aug. 30, 2021, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein by reference in its entirety.
The exemplary embodiments of the disclosure relate to a semiconductor device having a gate structure.
In accordance with a tendency of semiconductor devices toward miniaturization, technology associated with a FinFET or a multi-bridge channel FET, which has a three-dimensional structure, has been introduced in order to reduce a short channel effect of a transistor. Meanwhile, in accordance with a reduction in device size, technology for forming contacts in a further-reduced region while reducing a capacitance between the contacts is needed.
The exemplary embodiments of the disclosure provide a semiconductor device including gate structures and source/drain contacts among the gate structures.
A semiconductor device according to exemplary embodiments of the disclosure may include an active region disposed on a substrate. First to fourth gate structures are sequentially disposed in a first horizontal direction and intersect the active region. Each of the first to fourth gate structures includes a gate electrode and a gate capping layer. First to third source/drain regions are sequentially disposed in the first horizontal direction among the first to fourth gate structures. A first narrow source/drain contact, a first wide source/drain contact, and a second narrow source/drain contact are sequentially disposed in the first horizontal direction among the first to fourth gate structures. The first narrow source/drain contact contacts the first source/drain region, the first wide source/drain contact contacts the second source/drain region, and the second narrow source/drain contact contacts the third source/drain region. A gate contact is disposed on the first gate structure and electrically connected to the gate electrode of the first gate structure. The first gate structure and the second gate structure may be spaced apart from each other by a first distance. The second gate structure and the third gate structure may be spaced apart from each other by a second distance greater than the first distance. The third gate structure and the fourth gate structure may be spaced apart from each other by a third distance smaller than the second distance. A lower end of the first narrow source/drain contact may be disposed at a higher level than a lower end of the first wide source/drain contact.
A semiconductor device according to exemplary embodiments of the disclosure may include an active region disposed on a substrate Channel layers are disposed on the active region and spaced apart from one another in a vertical direction. First to fourth gate structures are sequentially disposed in a first horizontal direction and intersect the active region. Each of the first to fourth gate structures includes a gate electrode surrounding the channel layers and a gate capping layer on the gate electrode. First to third source/drain regions are sequentially disposed in the first horizontal direction among the first to fourth gate structures. A first narrow source/drain contact, a first wide source/drain contact, and a second narrow source/drain contact are sequentially disposed in the first horizontal direction among the first to fourth gate structures. The first narrow source/drain contact contacts the first source/drain region, the first wide source/drain contact contacts the second source/drain region, and the second narrow source/drain contact contacts the third source/drain region. A gate contact is disposed on the first gate structure and electrically connected to the gate electrode of the first gate structure. The first gate structure and the second gate structure may be spaced apart from each other by a first distance. The second gate structure and the third gate structure may be spaced apart from each other by a second distance greater than the first distance. The third gate structure and the fourth gate structure may be spaced apart from each other by a third distance smaller than the second distance. A lower end of the first narrow source/drain contact may be disposed at a higher level than a lower end of the first wide source/drain contact.
A semiconductor device according to exemplary embodiments of the disclosure may include an active region disposed on a substrate. First to fourth gate structures are sequentially disposed in a first horizontal direction and intersect the active region. Each of the first to fourth gate structures includes a gate electrode, a gate capping layer, and a gate spacer at a side surface of the gate electrode. First to third source/drain regions are sequentially disposed in the first horizontal direction among the first to fourth gate structures. A first narrow source/drain contact, a first wide source/drain contact, and a second narrow source/drain contact are sequentially disposed in the first horizontal direction among the first to fourth gate structures. The first narrow source/drain contact contacts the first source/drain region. The first wide source/drain contact contacts the second source/drain region. The second narrow source/drain contact contacts the third source/drain region, an interlayer insulating layer covering the first to fourth gate structures, and the first to third source/drain regions. A gate contact is disposed on the first gate structure and electrically connected to the gate electrode of the first gate structure. The first gate structure and the second gate structure may be spaced apart from each other by a first distance. The second gate structure and the third gate structure may be spaced apart from each other by a second distance greater than the first distance. The third gate structure and the fourth gate structure may be spaced apart from each other by a third distance smaller than the second distance. A lower end of the first narrow source/drain contact may be disposed at a higher level than a lower end of the first wide source/drain contact. In a cross-sectional view, the first narrow source/drain contact may be lower than the gate electrode of the first gate structure and contact the gate spacer of the first gate structure. The first wide source/drain contact may contact the gate spacer and the gate capping layer of the second gate structure.
Referring to
The substrate 102 may include active regions AR extending in one horizontal direction, that is, an x-direction, while being spaced apart from one another in another horizontal direction, that is, a y-direction. In an embodiment, the active regions AR may protrude upwards from an upper surface of the substrate 102 and may have a fin shape. The substrate 102 may include a semiconductor material. For example, the substrate 102 may be a silicon substrate, a germanium substrate, a silicon germanium substrate, or a silicon-on-insulator (SOI) substrate. The active regions AR may include the same material as the substrate 102.
The element isolation layer 104 may be disposed at the upper surface of the substrate 102, and may define the active regions AR. The element isolation layer 104 may cover the upper surface of the substrate 102, and may partially cover side surfaces of lower portions of the active regions AR. Upper surfaces of the active regions AR may be disposed at a higher level than an upper surface of the element isolation layer 104. In an embodiment, the element isolation layer 104 may include silicon oxide, silicon nitride, silicon oxynitride, or a low-k dielectric material.
The first to fifth gate structures GS1, GS2, GS3, GS4 and GS5 may extend in the y-direction, and may be sequentially arranged in the x-direction. The first to fifth gate structures GS1, GS2, GS3, GS4 and GS5 may intersect the active regions AR. The first gate structure GS1 may include a gate electrode 112, a gate insulating layer 114, a gate capping layer 116, and a gate spacer 120. The gate insulating layer 114 may surround a bottom surface and a side surface of the gate electrode 112, and may extend in the y-direction. The gate insulating layer 114 may cover the element isolation layer 104 and a portion of the active region AR protruding above the element isolation layer 104. The gate electrode 112 may be disposed on the gate insulating layer 114 and may extend in the y-direction. The gate capping layer 116 may cover the gate electrode 112 and the gate insulating layer 114. Gate spacers 120 may be disposed at an outer surface of the first gate structure GS1 and may extend in the y-direction. For example, a pair of gate spacers 120 may be disposed to face each other under the condition that the gate electrode 112 is interposed therebetween and may contact the gate insulating layer 114. In an embodiment, the gate spacer 120 may be constituted by one or more layers. Although not shown, the first gate structure GS1 may further include a metal layer disposed between the gate insulating layer 114 and the gate electrode 112 and may be adapted to adjust a work function of the gate electrode 112.
The second to fifth gate structures GS2, GS3, GS4 and GS5 may have the same structure as the first gate structure GS1. For example, the horizontal widths of the first to fifth gate structures GS1, GS2, GS3, GS4 and GS5 in the x-direction may be equal. However, the distance of the first to fifth gate structures GS1, GS2, GS3, GS4 and GS5 may be non-uniform. As will be described later with reference to
The gate electrode 112 may include at least one of W, Al, Co, Ti, Ta, poly-Si, SiGe, or a metal alloy. The gate insulating layer 114 may include a material having a high dielectric constant (high-k) such as hafnium oxide, hafnium oxynitride, etc. The gate capping layer 116 may include silicon nitride, and the gate spacer 120 may include silicon oxide, silicon nitride, silicon oxynitride, or a combination thereof.
The first to fourth source/drain regions SD1, SD2, SD3 and SD4 may be disposed on the active regions AR, and may be disposed among the first to fifth gate structures GS1, GS2, GS3, GS4 and GS5. The first to fourth source/drain regions SD1, SD2, SD3 and SD4 may be semiconductor layers epitaxially grown from the active regions AR. The first to fourth source/drain regions SD1, SD2, SD3 and SD4 may apply compressive stress or tensile stress to the active regions AR and may include an n-type impurity or a p-type impurity.
In an embodiment, the sizes of the first to fourth source/drain regions SD1, SD2, SD3 and SD4 may be non-uniform. For example, a source/drain region having a relatively great volume and a source/drain region having a relatively small volume may be alternately disposed. In detail, the first source/drain region SD1 between the first gate structure GS1 and the second gate structure GS2 may be smaller than the second source/drain region SD2 between the second gate structure GS2 and the third gate structure GS3. A lower end of the first source/drain region SD1 may be disposed at a higher level than a lower end of the second source/drain region SD2, and the horizontal width of the first source/drain region SD1 may be smaller than the horizontal width of the second source/drain region SD2 at the same level. The third source/drain region SD3 between the second gate structure GS2 and the third gate structure GS3 may be smaller than the fourth source/drain region SD4 between the third gate structure GS3 and the fourth gate structure GS4. A lower end of the third source/drain region SD3 may be disposed at a higher level than a lower end of the fourth source/drain region SD4, and the horizontal width of the third source/drain region SD3 may be smaller than the horizontal width of the fourth source/drain region SD4 at the same level.
The interlayer insulating layer 160 may cover the element isolation layer 104, the first to fourth source/drain regions SD1, SD2, SD3 and SD4, the first and second narrow source/drain contacts NC1 and NC2, and gate capping layers 116. The interlayer insulating layer 160 may include silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, or a low-k dielectric material and may be constituted by one or more layers. In an embodiment, the interlayer insulting layer 160 may include silicon oxycarbide.
The first narrow source/drain contact NC1, the first wide source/drain contact WC1, the second narrow source/drain contact NC2, and the second wide source/drain contact WC2 may extend through the interlayer insulating layer 160 and may be connected to the first to fourth source/drain regions SD1, SD2, SD3 and SD4, respectively. Lower ends of the first narrow source/drain contact NC1, the first wide source/drain contact WC1, the second narrow source/drain contact NC2, and the second wide source/drain contact WC2 may be disposed at a lower level than an upper surface of the active region. The first narrow source/drain contact NC1 may extend in the y-direction and may be electrically connected to the first source/drain region SD1. In addition, the first narrow source/drain contact NC1 may be disposed between the first gate structure GS1 and the second gate structure GS2 and may contact the gate spacers 120. The first narrow source/drain contact NC1 may include a contact conductive layer 140 and a contact barrier layer 142. The contact barrier layer 142 may surround a side surface and a bottom surface of the contact conductive layer 140. The contact barrier layer 142 may contact the gate spacers 120. The contact conductive layer 140 may include W, Co, Ru, Mo, or a combination thereof. The contact barrier layer 142 may include Ti, TiN, Ta, TaN, or a combination thereof. The first wide source/drain contact WC1, the second narrow source/drain contact NC2, and the second wide source/drain contact WC2 may have a structure identical or similar to the above-described structure of the first narrow source/drain contact NC1.
As shown in
Again referring to
In addition, a height H1 between the lower end of the first narrow source/drain contact NC1 and the lower end of the first source/drain region SD1 may be smaller than a height H2 between the lower end of the first wide source/drain contact WC1 and the lower end of the second source/drain region SD2. A height H3 between the lower end of the second narrow source/drain contact NC2 and the lower end of the third source/drain region SD3 may be smaller than a height H4 between the lower end of the second wide source/drain contact WC2 and the lower end of the fourth source/drain region SD4.
The gate contact GC may be disposed on the first gate structure GS1. For example, the gate contact GC may be connected to the gate electrode 112 while extending through the gate capping layer 116 and the interlayer insulating layer 160. The gate contact GC may include a gate contact conductive layer 170 and a gate barrier layer 172. The gate barrier layer 172 may surround a side surface and a bottom surface of the gate contact conductive layer 170. The gate barrier layer 172 may contact the gate electrode 112, the gate capping layer 116 and the interlayer insulating layer 160. The gate contact conductive layer 170 may include W, Co, Ru, Mo, or a combination thereof. The gate barrier layer 172 may include Ti, TiN, Ta, TaN, or a combination thereof.
Referring to
The dummy gate insulating layer 114D, the dummy gate electrode 112D and the dummy gate capping layer 116D may be formed by depositing an insulating material and a dummy gate material to cover the substrate 102 and the active region AR after formation of the active region AR. The dummy gate insulating layer 114D, the dummy gate electrode 112D and the dummy gate capping layer 116D may be formed through a method such as chemical vapor deposition (CVD) or atomic layer deposition (ALD).
The dummy gate insulating layer 114D may include silicon oxide, and the dummy gate electrode 112D may include polysilicon. The dummy gate capping layer 116D may include silicon nitride, silicon oxynitride, or a combination thereof.
The sacrificial layer 106 and the mask layer M1 may be sequentially deposited on the dummy gate capping layer 116D. In an embodiment, the sacrificial layer 106 may include polysilicon, and the mask layer M1 may include a spin-on hardmask (SOH). The photoresist PR1 may be formed on the mask layer M1, and may partially expose the mask layer M1.
Referring to
Referring to
Referring to
As the gate spacer 120 is formed, first to fifth dummy gate structures DGS1, DGS2, DGS3, DGS4 and DGS5 may be formed on the active region AR, to be sequentially disposed in the x-direction. The dummy gate electrode 112D, the dummy gate insulating layer 114D, the dummy gate capping layer 116D, and the gate spacer 120 may constitute the first dummy gate structure DGS1, and the second to fifth dummy gate structures DGS2, DGS3, DGS4 and DGS5 may have the same structure as the first dummy gate structure DGS1. The first to fifth dummy gate structures DGS1, DGS2, DGS3, DGS4 and DGS5 may extend in the y-direction while intersecting the active region AR. In addition, horizontal widths of the first to fifth dummy gate structures DGS1, DGS2, DGS3, DGS4 and DGS5 in the x-direction may be substantially equal.
In an embodiment, a part of the dummy gate structures may be disposed with a non-uniform distance due to process deviation in a manufacturing process for the semiconductor device. For example, the distance among the first to fifth dummy gate structures DGS1, DGS2, DGS3, DGS4 and DGS5 may be non-uniform. Here, the distance among the dummy gate structures may mean the horizontal distance in the x-direction between the gate spacers 120 of adjacent ones of the dummy gate structures. In an embodiment, the first to fifth dummy gate structures DGS1, DGS2, DGS3, DGS4 and DGS5 may be alternately disposed with a short distance and a long distance. A first distance D1 between the first dummy gate structure DGS1 and the second dummy gate structure DGS2 may be smaller than a second distance D2 between the second dummy gate structure DGS2 and the third dummy gate structure DGS3. In addition, a third distance D3 between the second dummy gate structure DGS2 and the third dummy gate structure DGS3 may be smaller than a fourth distance D4 between the third dummy gate structure DGS3 and the fourth dummy gate structure DGS4. Although not shown, the distance among dummy gates disposed with a uniform distance in another region of the semiconductor device may be greater than the first distance D1 and the third distance D3, but smaller than the second distance D2 and the fourth distance D4. The first distance D1 and the second distance D2 may be equal to the third distance D3 and the fourth distance D4, respectively, without being limited thereto.
Referring to
Thereafter, an interlayer insulating layer 130 may be formed. The interlayer insulating layer 130 may be formed by forming an insulating material to cover the first to fifth dummy gate structures DGS1, DGS2, DGS3, DGS4 and DGS5 and the first to fourth source/drain regions SD1, SD2, SD3 and SD4, and then performing a planarization process to expose dummy gate capping layers 116D. An upper surface of the interlayer insulating layer 130 may be coplanar with an upper surface of the dummy gate capping layer 116D. Since the distance among the first to fifth dummy gate structures DGS1, DGS2, DGS3, DGS4 and DGS5 is non-uniform, as described above, the size of interlayer insulating layers 130 disposed among the dummy gate structures DGS1, DGS2, DGS3, DGS4 and DGS5 may be non-uniform. The interlayer insulating layer 130 may include silicon oxide.
Referring to
Referring to
Referring to
Referring to
Referring to
The first narrow source/drain contact NC1, the first wide source/drain contact WC1, the second narrow source/drain contact NC2, and the second wide source/drain contact WC2 may contact the first source/drain region SD1, the second source/drain region SD2, the third source/drain region SD3, and the fourth source/drain region SD4, respectively, while directly contacting corresponding ones of the gate spacers 120. The first wide source/drain contact WC1, the second narrow source/drain contact NC2, and the second wide source/drain contact WC2 may have the same structure as the first narrow source/drain contact NC1. The contact conductive layer 140 may include W, Co, Ru, Mo, or a combination thereof. The contact barrier layer 142 may include Ti, TiN, Ta, TaN, or a combination thereof.
In an embodiment, the size of the source/drain contacts may be non-uniform. For example, a source/drain contact having a relatively great volume and a source/drain contact having a relatively small volume may be alternately disposed. In detail, the size of the first narrow source/drain contact NC1 between the first gate structure GS1 and the second gate structure GS2 may be smaller than the size of the first wide source/drain contact WC1 between the second gate structure GS2 and the third gate structure GS3. A lower end of the first wide source/drain contact WC1 may be lower than a lower end of the first narrow source/drain contact NC1, and the horizontal width of the first wide source/drain contact WC1 may be greater than the horizontal width of the first narrow source/drain contact NC1. The size of the second narrow source/drain contact NC2 between the second gate structure GS2 and the third gate structure GS3 may be smaller than the size of the second wide source/drain contact WC2 between the third gate structure GS3 and the fourth gate structure GS4. A lower end of the second wide source/drain contact WC2 may be lower than a lower end of the second narrow source/drain contact NC2, and the horizontal width of the second wide source/drain contact WC2 may be greater than the horizontal width of the first wide source/drain contact WC1. Although not shown, the size of source/drain contacts uniformly formed in another region of the semiconductor device may be greater than the first narrow source/drain contact NC1 and the second narrow source/drain contact NC2, but smaller than the first wide source/drain contact WC1 and the second wide source/drain contact WC2. The sizes of the first narrow source/drain contact NC1 and the first wide source/drain contact WC1 may be equal to the sizes of the second narrow source/drain contact NC2 and the second wide source/drain contact WC2, respectively, without being limited thereto.
As shown in
Referring to
Referring to
Referring to
Again referring to
Referring to
In the etching process described with reference to
Referring to
In cross-sectional view, upper surfaces of the first narrow source/drain contact NC1 and the second wide source/drain contact WC2 may be disposed at a higher level than an upper end of at least one of gate electrodes 112 and may be disposed at the same level as an upper surface of an interlayer insulating layer 160. In an embodiment, an upper horizontal width TW1 of the first narrow source/drain contact NC1 may be smaller than an upper horizontal width TW4 of the second wide source/drain contact WC2. Here, “upper horizontal width” means the horizontal width of a source/drain contact at the same level as the upper end of the gate electrode 112.
In the etching process described with reference to
Referring to
Referring to
Although the channel layers 502 are shown in
The semiconductor device 500 may further include inner spacers 520 disposed below the channel layers 502 while contacting opposite side surfaces of first to fourth source/drain regions SD1, SD2, SD3 and SD4. The inner spacers 520 may electrically insulate the gate electrode 112 from the source/drain region. In an embodiment, the inner spacers 520 may include silicon nitride.
In accordance with the exemplary embodiments of the disclosure, it may be possible to form a source/drain contact self-aligned with source/drain regions.
As is traditional in the field, embodiments may be described and illustrated in terms of blocks which carry out a described function or functions. These blocks, which may be referred to herein as units or modules or the like, are physically implemented by analog and/or digital circuits such as logic gates, integrated circuits, microprocessors, microcontrollers, memory circuits, passive electronic components, active electronic components, optical components, hardwired circuits and the like, and may optionally be driven by firmware and/or software. The circuits may, for example, be embodied in one or more semiconductor chips, or on substrate supports such as printed circuit boards and the like. The circuits constituting a block may be implemented by dedicated hardware, or by a processor (e.g., one or more programmed microprocessors and associated circuitry), or by a combination of dedicated hardware to perform some functions of the block and a processor to perform other functions of the block. Each block of the embodiments may be physically separated into two or more interacting and discrete blocks without departing from the scope of the disclosure. Likewise, the blocks of the embodiments may be physically combined into more complex blocks without departing from the scope of the disclosure. An aspect of an embodiment may be achieved through instructions stored within a non-transitory storage medium and executed by a processor.
While the embodiments of the disclosure have been described with reference to the accompanying drawings, it should be understood by those skilled in the art that various modifications may be made without departing from the scope of the disclosure and without changing essential features thereof. Therefore, the above-described embodiments should be considered in a descriptive sense only and not for purposes of limitation.
Number | Date | Country | Kind |
---|---|---|---|
10-2021-0114704 | Aug 2021 | KR | national |