Claims
- 1. A method for analyzing a failure on a semiconductor wafer, comprising:displaying a distribution of fail bits on a wafer, having one or more chips, by using fail bit data acquired by a tester for each of memory cells included in the wafer and layout design information; displaying a distribution of fail bits within a designated chip, based on (i) chip designation information, (ii) structural information within said chip and (iii) said fail bit data; and displaying distribution of fail bits in a part of the area of the overall distribution of fail bits within said chip on a memory cell basis, based on (iv) information for designating that area part, (v) said structural information within said chip and (vi) said fail bit data.
- 2. The method according to claim 1, wherein said displaying of the distribution of fail bits on the wafer further includes:determining a shape of a representative fail bit distribution for each chip included in said wafer; and displaying the shape of the representative fail bit distribution for said each chip.
- 3. The method according to claim 2, wherein the number of occurrences of said shape of a representative fail bit distribution is additionally displayed for each of the chips.
- 4. The method according to claim 3, wherein the analysis of a failure is for a wafer constituted by an array of semiconductor chips.
- 5. The method according to claim 1, wherein said displaying of the distribution of fail bits within a designated chip further includes:dividing said designated chip into a plurality of areas; determining a shape of a representative fail bit distribution for each of the areas thus divided; and displaying the shape of the representative fail bit distribution for each of the areas thus divided.
- 6. The method according to claim 5, wherein the number of occurrences of said shape of a representative fail bit distribution is additionally displayed for each of the areas thus divided.
- 7. The method according to claim 6, wherein the analyzing of a failure is for a wafer constituted by an array of semiconductor chips.
- 8. The method according to claim 1, wherein the analyzing of a failure is for a wafer constituted by an array of semiconductor chips.
- 9. A system for analyzing a failure on a semiconductor wafer, comprising:a storage unit for storing fail bit data acquired by a tester for each of memory cells included in said wafer, and layout design information; a processing unit for (i) computing a distribution of fail bits on a wafer, having one or more chips, by using said fail bit data and said layout design information read from said storage unit, (ii) computing a distribution of fail bits within a chip designated by using chip designation information, structural information within said chip and said fail bit data, and (iii) computing a distribution of fail bits in a part of the area of the overall distribution of fail bits within said chip, on a memory cell basis, by using information for designating that area part, said structural information within said chip and said fail bit data; and a display unit for displaying said distribution of fail bits on the wafer, said distribution of fail bits within the chip, and said distribution of fail bits in said part of the area.
- 10. The system according to claim 9,wherein said processing unit determines a shape of representative fail bit distribution for each chip included in said wafer, and wherein said display unit displays the shape of the representative fail bit distribution for said each chip.
- 11. The system according to claim 10, wherein said displayunit additionally displays the number of occurrences of said shape of a representative fail bit distribution for said each chip.
- 12. The system according to claim 11, wherein said semiconductor wafer is constituted by an array of semiconductor chips.
- 13. The system according to claim 9,wherein said processing unit divides said designated chip into a plurality of areas, and determines a shape of a representative fail bit distribution for each of the areas thus divided, and wherein said display unit displays the shape of the representative fail bit distribution for each of the areas thus divided.
- 14. The system according to claim 13, wherein said display unit additionally displays the number of occurrences of said shape of a representative fail bit distribution for each of the areas thus divided.
- 15. The system according to claim 14, wherein said semiconductor wafer is constituted by an array of semiconductor chips.
- 16. The system according to claim 9, wherein said semiconductor wafer is constituted by an array of semiconductor chips.
Priority Claims (3)
Number |
Date |
Country |
Kind |
1-177934 |
Jul 1989 |
JP |
|
6-009915 |
Jan 1994 |
JP |
|
6-253772 |
Oct 1994 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a continuation of U.S. application Ser. No. 08/381,490 filed Jan. 31, 1995, now U.S. Pat. No. 6,185,324; which is a continuation-in-part of U.S. application Ser. No. 07/908,550 filed Jun. 30, 1992 entitled “INSPECTION DATA ANALYZING SYSTEM”, and now U.S. Pat. No. 5,841,893, which is a continuation of Ser. No. 07/550,942 filed Jul. 11, 1990, now abandoned; and the entire disclosures of which are incorporated herein by reference.
US Referenced Citations (26)
Foreign Referenced Citations (19)
Number |
Date |
Country |
5619635 |
Feb 1981 |
JP |
58165337 |
Sep 1983 |
JP |
5967638 |
Apr 1984 |
JP |
59-228726 |
Dec 1984 |
JP |
60171736 |
Sep 1985 |
JP |
A-61-243378 |
Oct 1986 |
JP |
63-135848 |
Nov 1986 |
JP |
6276712 |
Apr 1987 |
JP |
A-62-169342 |
Jul 1987 |
JP |
62220839 |
Sep 1987 |
JP |
62276441 |
Dec 1987 |
JP |
6366446 |
Mar 1988 |
JP |
6366447 |
Mar 1988 |
JP |
63110744 |
May 1988 |
JP |
63220513 |
Sep 1988 |
JP |
6473241 |
Mar 1989 |
JP |
1-122132 |
May 1989 |
JP |
1-137641 |
May 1989 |
JP |
1-151243 |
Jun 1989 |
JP |
Non-Patent Literature Citations (4)
Entry |
NEC Technical Report, vol. 46, No. 11, 1993 Memory Failure Analysis with An Exper System. |
“IS-200 Patterned Wafer System Inspection System” by Hitachi, Ltd. |
Przybyla et al., A Fully Integrated Photolithography Workcell, May 1989, 100-107, IEEE. |
Henderson, “A Production Fab Defect Reduction Program”, May 1989, 58-60, IEEE. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08/381490 |
Jan 1995 |
US |
Child |
09/731745 |
|
US |
Parent |
07/550942 |
Jul 1990 |
US |
Child |
07/908550 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
07/908550 |
Jun 1992 |
US |
Child |
08/381490 |
|
US |