The present invention relates to a method for manufacturing a semiconductor device having an edge termination structure that includes a thick oxide region and particularly to a semiconductor device which is metal-oxide semiconductor (MOS)-gated, and that is suitable for power switching, having both a low on-resistance and a high breakdown voltage.
Since the invention of superjunction devices by Dr. Xingbi Chen, as disclosed in U.S. Pat. No. 5,216,275, there have been many attempts to expand and improve on the superjunction effect of his invention. U.S. Pat. Nos. 6,410,958, 6,300,171 and 6,307,246 are examples of such efforts and are incorporated herein by reference.
U.S. Pat. No. 6,410,958 (“Usui, et al.”) relates to an edge termination structure and a drift region for a semiconductor component. A semiconductor body of the one conductivity type has an edge area with a plurality of regions of the other conductivity type embedded in at least two mutually different planes. Underneath the active zone of the semiconductor component, the drift regions are connected using the underlying substrate.
U.S. Pat. No. 6,307,246 (“Nitta, et al.”) discloses a semiconductor component having a high-voltage sustaining edge structure in which a multiplicity of parallel-connected individual components are disposed in a multiplicity of cells of a cell array. In an edge region, the semiconductor component has cells with shaded source zone regions. During commutation of the power semiconductor component, the shaded source zone regions suppress the switching “on” of a parasitic bipolar transistor caused by the disproportionately large reverse flow current density. Moreover, an edge structure having shaded source zone regions can be produced very easily in technological terms that are discussed in the Nitta, et al. patent. It clarifies the effects of parameters and enables the mass production of a superjunction semiconductor device which has a drift layer composed of a parallel PN layer that conducts electricity in the “on” state and is depleted in the “off” state. The net quantity of active impurities in the n-type drift regions is within the range of 100% to 150% of the net quantity of active impurities in the p-type partition regions. In addition, the width of either one of the n-type drift regions and the p-type partition regions is within the range between 94% and 106% of the width of the other regions.
U.S. Pat. No. 6,300,171 (“Frisina”) discloses a method for manufacturing an edge structure for a high voltage semiconductor device including a first step of forming a first semiconductor layer of a first conductivity type, a second step of forming a first mask over the top surface of the first semiconductor layer, a third step of removing portions of the first mask in order to form at least one opening in it, a fourth step of introducing dopant of a second conductivity type in the first semiconductor layer through the at least one opening, a fifth step of completely removing the first mask and of forming a second semiconductor layer of the first conductivity type over the first semiconductor layer and a sixth step of diffusing the dopant implanted in the first semiconductor layer in order to form a doped region of the second conductivity type in the first and second semiconductor layers. The second step up to the sixth step are repeated at least one time in order to form a final edge structure having a number of superimposed semiconductor layers of the first conductivity type and at least two columns of doped regions of the second conductivity type. The columns are inserted in the number of superimposed semiconductor layers and formed by superimposition of the doped regions subsequently implanted through the mask openings. The column near the high voltage semiconductor device is deeper than the column farther from the high voltage semiconductor device.
It is desirable to provide a high voltage semiconductor device having an edge termination region that is manufactured by using only a single epitaxial deposition step.
Briefly stated, the present invention comprises a method of manufacturing a semiconductor device that includes providing a semiconductor substrate having first and second main surfaces opposite to each other. The semiconductor substrate has a heavily doped region of a first or a second conductivity type proximate the second main surface and has a lightly doped region of the first conductivity type proximate the first main surface. The method also includes providing in the semiconductor substrate one or more trenches, first mesas and second mesas. Each trench is disposed between adjacent mesas and each trench has an approximate equal width along its entire length. The first mesas has a width substantially less than a width of the second mesas. The method also includes oxidizing sidewalls and bottoms of each trench; depositing a doped oxide into each trench and on the tops of the first and second mesas; and thermally oxidizing the semiconductor substrate at a temperature sufficient enough to cause the deposited oxide to flow so that the silicon in each of the first mesas is completely converted to silicon dioxide while the silicon in each of the second mesas is only partially converted to silicon dioxide and so that each of the trenches is filled with oxide.
The present invention also comprises a method of manufacturing a semiconductor device that includes providing a semiconductor substrate having first and second main surfaces opposite to each other. The semiconductor substrate has a heavily doped region of a first or second conductivity type proximate the second main surface and has a lightly doped region of the first conductivity type proximate the first main surface. The method also includes providing in the semiconductor substrate at least one trench, at least one first mesa and at least one second mesa. The at least one trench is disposed between adjacent mesas. The at least one first mesa has a width substantially less than a width of the at least one second mesa. Each mesa has a first extending portion extending from the first main surface toward the heavily doped region to a first depth position while having a sidewall surface with a predetermined inclination maintained relative to the first main surface, with each trench having an approximate equal width and with each member of the plurality of trenches having approximate equal width and with each mesa region being surrounded by a trench. The method also includes obliquely implanting a dopant of the second conductivity type into a sidewall surface of each mesa to form at the sidewall surface of each mesa. A first doped region of the second conductivity type has a doping concentration lower than that of the heavily doped region to provide a PN junction located along the depth direction of each trench. The method also includes oxidizing the bottom of each trench and its sidewalls to create a bottom oxide layer; depositing an oxide layer using doped silicon dioxide selected from a group that includes phospho-silicate glass (PSG), boro-silicate glass (BSG) and boro-phospho-silicate glass (BPSG) into each trench; thermally oxidizing the semiconductor substrate at a temperature sufficiently high to allow the deposited oxide to flow so that the silicon in the at least one first mesa region is completely converted to silicon dioxide while the silicon in the at least one second mesa is only partially converted to silicon dioxide and so each of the trenches is filled with oxide; and planarizing the top surface of the semiconductor device.
The present invention also comprises a semiconductor device including a semiconductor substrate and a doped oxide layer within at least the plurality of trenches. The semiconductor substrate has first and second main surfaces opposite to each other, a heavily doped region of a first or a second conductivity type proximate the second main surface and a lightly doped region of the first conductivity type proximate the first main surface. The first main surface includes a plurality of trenches, a plurality of first mesas and a plurality of second mesas. The first mesas have a width substantially less than a width of the second mesas. The trenches are disposed between adjacent mesas. The first mesas are completely formed of silicon dioxide and the second mesas are partially formed of silicon dioxide and partially formed of silicon.
The foregoing summary, as well as the following detailed description of preferred embodiments of the invention, will be better understood when read in conjunction with the appended drawings. For purposes of illustrating the invention, there are shown in the drawings embodiments which are presently preferred. It should be understood, however, that the invention is not limited to the precise arrangements and instrumentalities shown.
Certain terminology is used in the following description for convenience only and is not limiting. The words “right”, “left”, “lower”, and “upper” designate directions in the drawing to which reference is made. The words “inwardly” and “outwardly” refer direction toward and away from, respectively, the geometric center of the object described and designated parts thereof. The terminology includes the words above specifically mentioned, derivatives thereof and words of similar import. Additionally, the word “a”, as used in the claims and in the corresponding portions of the specification, means “at least one.”
Referring to
Referring to
The sidewalls of each trench 9 may be smoothed, if needed, using one or more of the following process steps following the initial trench etch:
The use of either or both of these techniques can produce smooth trench surfaces with rounded corners while removing residual stress and unwanted contaminants.
There are several techniques that may be used to dope the sidewalls of the trenches 9. One of these techniques is discussed in the remainder of the specification. Proceeding to
Referring to
In
The width A of the trenches 9 and the mesas 7 is not arbitrary. In the oxidation of silicon, for every 0.1 micrometers or microns (μm) of silicon dioxide produced, approximately 0.0450 microns of silicon is consumed. Therefore, to fill each trench 9 of width A, the amount of silicon consumed is about 0.45A (one-half of which comes from each of the two opposing trench sidewalls). The ratio of the trench width A to the amount of oxide consumed is (1.0−0.45)/0.45=0.55/0.45=1.22 so each trench must be a minimum of 1.22 times wider than the sacrificial mesas 7 immediately after the etch step. To allow for the additional oxide thickness that is provided by the deposited oxide, the thermally grown oxide should typically provide between 70% and 95% of the total oxide in the trench 9. For a given trench width A, the sacrificial mesas 7 should be between about (0.7×0.45=) 0.32 and (0.95×0.45=) 0.43 of the trench width A immediately after the etch step. Normally, the trench width A will be in the range of 0.5 μm to 5.0 μm for a 600 volt breakdown voltage (Vb).
An etch may be performed at this time to partially or totally remove the dielectric coating 129 (
Alternately, a planarization step could be performed using chemical mechanical planarization (CMP).
From the foregoing, it can be seen that the present invention is directed to methods for manufacturing a semiconductor device having an edge termination structure that includes a thick oxide region and a power semiconductor that is MOS-gated. It will be appreciated by those skilled in the art that changes could be made to the embodiments described above without departing from the broad inventive concept thereof. It is understood, therefore, that this invention is not limited to the particular embodiments disclosed, but it is intended to cover modifications within the spirit and scope of the present invention as defined by the appended claims.
This application is a divisional of application Ser. No. 11/004,694, filed Dec. 3, 2004, now U.S. Pat. No. 7,023,069, entitled “Method for Forming Thick Dielectric Regions Using Etched Trenches.” This application claims priority to U.S. Provisional Patent Application No. 60/531,373, filed Dec. 19, 2003, entitled “A Technique for Forming Thick Dielectric Regions Using Etched Trenches.”
Number | Name | Date | Kind |
---|---|---|---|
4158206 | Neilson | Jun 1979 | A |
4211582 | Horng et al. | Jul 1980 | A |
4238278 | Antipov | Dec 1980 | A |
4491486 | Iwai | Jan 1985 | A |
4895810 | Meyer et al. | Jan 1990 | A |
4994406 | Vasquez et al. | Feb 1991 | A |
5019522 | Meyer et al. | May 1991 | A |
5045903 | Meyer et al. | Sep 1991 | A |
5216275 | Chen | Jun 1993 | A |
5366914 | Takahashi et al. | Nov 1994 | A |
5395790 | Lur | Mar 1995 | A |
5432113 | Tani | Jul 1995 | A |
5435888 | Kalnitsky et al. | Jul 1995 | A |
5472888 | Kinzer | Dec 1995 | A |
5506421 | Palmour | Apr 1996 | A |
5598018 | Lidow et al. | Jan 1997 | A |
5742087 | Lidow et al. | Apr 1998 | A |
5744994 | Williams | Apr 1998 | A |
5786619 | Kinzer | Jul 1998 | A |
5902127 | Park | May 1999 | A |
5926713 | Hause et al. | Jul 1999 | A |
5929690 | Williams | Jul 1999 | A |
5939754 | Hoshi | Aug 1999 | A |
6008106 | Tu et al. | Dec 1999 | A |
6081009 | Neilson | Jun 2000 | A |
6184555 | Tihanyi et al. | Feb 2001 | B1 |
6190970 | Liao et al. | Feb 2001 | B1 |
6198127 | Kocon | Mar 2001 | B1 |
6214698 | Liaw et al. | Apr 2001 | B1 |
6222229 | Hebert et al. | Apr 2001 | B1 |
6239463 | Williams et al. | May 2001 | B1 |
6265281 | Reinberg | Jul 2001 | B1 |
6291856 | Miyasaka et al. | Sep 2001 | B1 |
6300171 | Frisina | Oct 2001 | B1 |
6307246 | Nitta et al. | Oct 2001 | B1 |
6359309 | Liao et al. | Mar 2002 | B1 |
6362505 | Tihanyi | Mar 2002 | B1 |
6391723 | Frisina | May 2002 | B1 |
6410958 | Usi et al. | Jun 2002 | B1 |
6452230 | Boden, Jr. | Sep 2002 | B1 |
6459142 | Tihanyi | Oct 2002 | B1 |
6465325 | Ridley et al. | Oct 2002 | B2 |
6495421 | Luo | Dec 2002 | B2 |
6501130 | Disney | Dec 2002 | B2 |
6501146 | Harada | Dec 2002 | B1 |
6504230 | Deboy et al. | Jan 2003 | B2 |
6509220 | Disney | Jan 2003 | B2 |
6613644 | Lachner | Sep 2003 | B2 |
6614062 | Chheda et al. | Sep 2003 | B2 |
6635906 | Chen | Oct 2003 | B1 |
6797589 | Adams et al. | Sep 2004 | B2 |
20020070418 | Kinzer et al. | Jun 2002 | A1 |
20050176192 | Hshieh | Aug 2005 | A1 |
20051076192 | Hshieh | Aug 2005 |
Number | Date | Country | |
---|---|---|---|
20060163690 A1 | Jul 2006 | US |
Number | Date | Country | |
---|---|---|---|
60531373 | Dec 2003 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11004694 | Dec 2004 | US |
Child | 11384565 | US |