Claims
- 1. A semiconductor integrated circuit device on a semiconductor substrate, comprising:
- a processing unit;
- an address bus coupled to said processing unit;
- a data bus coupled to said processing unit;
- an electrically erasable and programmable nonvolatile memory coupled to said address bus and to said data bus, the nonvolatile memory including memory blocks each operating as a simultaneously erasable unit of data stored therein, each memory block including memory cells each having a floating gate; and
- a control register having bits to provide for information designating a memory block to be erased;
- wherein said processing unit provides an address for selecting the control register and information to be set to the bits to said address bus and to said data bus, respectively, so that data stored in said memory block, which is designated by the information in the bits, is erased in an erasing operation.
- 2. A semiconductor integrated circuit device according to claim 1,
- wherein each memory cell comprises:
- a first region and a second region which are formed in said semiconductor substrate and are apart from each other,
- a gate insulating film on a region of said semiconductor substrate between said first region and said second region,
- said floating gate over said gate insulating film, and
- a control gate over said floating gate.
- 3. A semiconductor integrated circuit device according to claim 2,
- wherein the nonvolatile memory further includes:
- word lines coupled to said memory cells so that said control gate of one memory cell is electrically coupled to one word line,
- data lines coupled to said memory cells so that said first region of one memory cell is electrically coupled to one data line, and
- source lines coupled to said memory cells so that said second region of one memory cell is electrically coupled to one source line.
- 4. A semiconductor integrated circuit device according to claim 1, further comprising:
- an erase circuit providing an erase voltage for the erasing operation,
- wherein said erase circuit provides the erase voltage to the memory block which is designated by the information in the bits.
- 5. A semiconductor integrated circuit device on semiconductor substrate, comprising:
- a memory array including memory blocks each comprising nonvolatile memory cells, each memory block being a simultaneously erasable unit of data stored in the memory cells within that memory block;
- an erase circuit which provides an erase voltage for an erase operation;
- a first register having a bit for information indicating a memory block to be selected for the erase operation;
- a processing unit;
- an address bus coupled to said processing unit; and
- a data bus coupled to said processing unit,
- wherein said processing unit provides on said address bus an address signal for selecting the register and provides on said data bus information to be set to the bit, and
- wherein said erase circuit provides said erase voltage to the memory block selected for the erase operation by the bit.
- 6. A semiconductor integrated circuit device according to claim 5,
- wherein each memory cell comprises:
- a first region and a second region which are formed in said semiconductor substrate and are apart from each other,
- a gate insulating film on a region of said semiconductor substrate between said first region and said second region,
- a floating gate over said gate insulating film, and
- a control gate over said floating gate.
- 7. A semiconductor integrated circuit device according to claim 6,
- wherein each memory block further includes:
- a word line coupled to the control gate of each memory cell,
- data lines coupled to the first regions of the memory cells so that said first region of one memory cell is coupled to one data line, and
- a source line coupled to said second region of each memory cell.
- 8. A semiconductor integrated circuit device according to claim 7,
- wherein said erase circuit provides said erase voltage to said source line in the erase operation.
- 9. A semiconductor integrated circuit device according to claim 6,
- wherein each memory block further includes:
- word lines coupled to the control gates of the memory cells so that the control gate of one memory cell is coupled to one word line,
- a data line coupled to said first region of each memory cell, and
- a source line coupled to said second region of each memory cell.
- 10. A semiconductor integrated circuit device according to claim 9,
- wherein said erase circuit provides said erase voltage to said source line in the erase operation.
- 11. A semiconductor integrated circuit device according to claim 5, further comprising:
- a control circuit coupled to said address bus, to said data bus, to said erase circuit and to said memory array and including said first register.
- 12. A semiconductor integrated circuit device according to claim 11,
- wherein said control circuit further includes a second register having a control bit having a state indicating the erase operation, and
- wherein said processing unit provides on said address bus an address signal for selecting said second register and provides on said data bus data to be set into said control bit.
- 13. A semiconductor integrated circuit device according to claim 5,
- wherein said first register further includes a control bit having a state indicating the erase operation,
- wherein said processing unit provides on said address bus an address signal for selecting said register and provides on said data bus data to be set into said control bit.
- 14. A semiconductor integrated circuit device according to claim 13,
- wherein said processing unit sets the control bit after the bit in said first register has been set.
Priority Claims (2)
Number |
Date |
Country |
Kind |
4-091919 |
Mar 1992 |
JPX |
|
4-093908 |
Mar 1992 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application Ser. No. 08/788,198, filed Jan. 24, 1997; now U.S. Pat. No 6,026,020 which, in turn, was a continuation of application Ser. No. 08/473,114, filed Jun. 7, 1995, now U.S. Pat. No. 5,768,194; and which, in turn, was a continuation of application Ser. No. 08/031,877, filed Mar. 16, 1993, now abandoned; and the entire disclosures of which are incorporated herein by reference.
US Referenced Citations (40)
Foreign Referenced Citations (21)
Number |
Date |
Country |
0183232 |
Jun 1986 |
EPX |
0214451 |
Mar 1987 |
EPX |
0373672 |
Jun 1990 |
EPX |
0392895 |
Oct 1990 |
EPX |
0447856 |
Sep 1991 |
EPX |
0489204 |
Jun 1992 |
EPX |
59-29448 |
Feb 1984 |
JPX |
62-117633 |
Jun 1987 |
JPX |
63-206852 |
Aug 1988 |
JPX |
1-161469 |
Jun 1989 |
JPX |
1-273296 |
Nov 1989 |
JPX |
1-298600 |
Dec 1989 |
JPX |
2-89555 |
Jul 1990 |
JPX |
2-241060 |
Sep 1990 |
JPX |
2-289997 |
Nov 1990 |
JPX |
2-310786 |
Dec 1990 |
JPX |
3-014272 |
Jan 1991 |
JPX |
3-078195 |
Apr 1991 |
JPX |
3-187263 |
Aug 1991 |
JPX |
3-229955 |
Oct 1991 |
JPX |
3-250495 |
Nov 1991 |
JPX |
Non-Patent Literature Citations (5)
Entry |
EDN Electrical Design News, vol. 28, No. 21, Oct. 13, 1983, pp. 177-188. |
Patent Abstracts of Japan, vol. 14, No. 542, Sep. 4, 1990, p. 1137. |
Electronic Engineering, vol. 63, No. 775, Jul. 1991, p. 49. |
IBM Technical Disclosure Bulletin, vol. 32, No. 10B, "Method of Reducing DRAM Power Dissipation with Segmented Bitlines," pp. 141, 142. |
Hitachi IC Memory Data Book 1, Sep. 1981, p. 872. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
788198 |
Jan 1997 |
|
Parent |
473114 |
Jun 1995 |
|
Parent |
031877 |
Mar 1993 |
|