Claims
- 1. A semiconductor memory, comprising:a memory cell array having a plurality of memory cells; said memory cells being connected to word lines and having data input/output connected to local bit lines, respectively; sense amplifiers corresponding to said local bit lines, wherein data is written to said memory after word line selection without waiting for start-up of said sense amplifiers.
- 2. A semiconductor memory according to claim 1, wherein data is written to said memory simultaneously with selection with said word line.
- 3. A semiconductor integrated circuit according to claim 1, wherein said memory cells are dynamic memory cells.
- 4. A semiconductor memory according to claim 3, wherein column selection is started simultaneously with selection with said word line.
- 5. A semiconductor memory, comprising:a memory cell array having a plurality of memory cells; said memory cells being connected to word lines and having data input/output connected to local bit lines, respectively; data input/output connected through a column switch to said bit lines; a global bit line connected to said data input/output lines; and a column switch to select said bit lines so that the selected bit lines are connected to said global bit line, sense amplifiers corresponding to each of said local bit lines at an intersection between said word line and said bit line, wherein column selection is started after said word line is selected without waiting for start-up of said sense amplifiers.
- 6. A semiconductor memory according to claim 5, including a column decoder for outputting a word line selection signal and a column selection signal to said column switch.
- 7. A semiconductor integrated circuit according to claim 5, wherein said memory cells are dynamic memory cells.
- 8. A memory comprising DRAM macro structures,wherein each of said DRAM macro structures includes a plurality of memory banks, said memory banks having a plurality of memory cells; said memory containing a word line to be selected on the basis of a row address signal, and a bit line to be selected on the basis of a column address signal so as to be connected to a data line of said memory macro structure; said memory cells being connected to word lines and having data input/output connected at a point of intersection between said word line and said bit line, and a sense amplifier for latching storage information; and each of said memory banks having a first operation mode for activating said sense amplifier at first timing with selection of said word line.
- 9. A cache memory according to claim 8, wherein each of said memory banks has a second operation mode for activating said sense amplifier at second timing later than said first timing after the selection of said word line.
- 10. A cache memory according to claim 9, wherein said first operation mode is a write without data readout mode, and wherein said second operation mode is a refresh mode.
- 11. A cache memory according to claim 9, wherein said memory cells are dynamic memory cells.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-185778 |
Jul 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation application of U.S. Ser. No. 09/342,240 filed Jun. 29, 1999 now U.S. Pat. No. 6,381,671.
The present invention is related to co-pending application Ser. No. 09/188,367 filed Nov. 10, 1998 and entitled “SEMICONDUCTOR IC DEVICE HAVING A MEMORY AND A LOGIC CIRCUIT IMPLEMENTED WITH A SINGLE CHIP”, which is incorporated in its entirety herein by reference.
US Referenced Citations (12)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0-639835 |
Feb 1995 |
EP |
5-12110 |
Jan 1993 |
JP |
10-65124 |
Mar 1998 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/342240 |
Jun 1999 |
US |
Child |
10/101063 |
|
US |