Claims
- 1. A semiconductor integrated circuit device having a plurality of word lines extending in a first direction, a plurality of bit lines extending in a second direction intersecting the first direction, and a plurality of memory cells each including a transistor and a capacitor disposed on the bit lines, said semiconductor integrated circuit device comprising:active regions formed on a semiconductor substrate, extending in a third direction different from the first and the second directions and each intersecting two of the word lines and one of the bit lines; first and second semiconductor regions formed in the active regions and serving as sources and drains of the transistors; first and second electrodes for forming the capacitors; a dielectric film formed between the first and the second electrodes; a first insulating film formed between the bit lines and the first electrodes; and a first conducting layer having portions formed in first openings formed in the first insulating film and electrically connecting either of the first and the second semiconductor regions to the first electrodes; wherein portions of the first conducting layer are arranged in regions surrounded by the word lines and the bit lines, respectively, the portions of the first conducting layer have a width in the second direction smaller than that of the word lines, and a center of the portions of the first conducting layer is placed off of a center line of said active regions directed in the third direction.
- 2. The semiconductor integrated circuit device according to claim 1, wherein a width of the bit lines is smaller than that of the word lines.
- 3. The semiconductor integrated circuit device according to claim 1, further comprising a second conducting layer formed between the first conducting layer and either of the first and the second semiconductor regions, wherein a width with respect to the first direction of portions of the second conducting layer is greater than that of the portions of the first conducting layer.
- 4. The semiconductor integrated circuit device according to 3, wherein a center distance with respect to the first direction between adjacent portions of the second conducting layer is smaller than that between adjacent portions of the first conducting layer overlying the second conducting layer.
- 5. The semiconductor integrated circuit device according to claim 3, wherein a center distance with respect to the second direction between adjacent portions of the second conducting layer is greater than that between adjacent portions of the first conducting layer overlying the second conducting layer.
- 6. The semiconductor integrated circuit device according to claim 3, wherein a silicon nitride film is formed between the word lines and the second conducting layer, and no silicon nitride film is formed between the bit lines and the first conducting layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-166320 |
Jun 1999 |
JP |
|
Parent Case Info
This is a divisional application U.S. Ser. No. 09/592,648, filed Jun. 13, 2000 now U.S. Pat. No. 6,621,110.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
6100117 |
Hao et al. |
Aug 2000 |
A |
6130449 |
Matsuoka et al. |
Oct 2000 |
A |
Foreign Referenced Citations (1)
Number |
Date |
Country |
07-066299 |
Mar 1995 |
JP |
Non-Patent Literature Citations (1)
Entry |
Ahn et al “Bidirectional Matched Global Bit Line Scheme for High Density DRAMs”, Symposium on VLSI Circuits, 1993, pp. 91-92. |