Claims
- 1. A semiconductor integrated circuit device comprising:
a semiconductor substrate containing a first region and a second region; first MISFETs formed in said first region; second MISFETs formed in said second region, each of said second MISFETs having a gate electrode and impurity regions; a first insulating layer formed over said first and second MISFETs; word lines formed over said first region; bit lines formed over said word lines and said first insulating layer, wherein each of said first MISFETs is included in an individual one of plural memory cells, each of said memory cells being connected to one of said bit lines and one of said word lines; a second insulating layer formed over said bit lines and first insulating layer, wherein said first and second insulating layer having a hole formed therethrough; a plug formed in said hole; and a wiring layer formed over said second insulating film, said wiring layer being electrically connected to said impurity region via said plug.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-3648 |
Jan 1996 |
JP |
|
Parent Case Info
[0001] This application is a continuation of U.S. application Ser. No. 09/714,127, filed Nov. 17, 2000, which, in turn, is a continuation of U.S. application Ser. No. 08/782,351, filed Jan. 13, 1997, and now U.S. Pat. No. 6,150,689, and the entire disclosures of which are hereby incorporated by reference.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09714127 |
Nov 2000 |
US |
Child |
10642743 |
Aug 2003 |
US |
Parent |
08782351 |
Jan 1997 |
US |
Child |
09714127 |
Nov 2000 |
US |