Claims
- 1. A semiconductor integrated circuit device comprising:a semiconductor substrate having a main surface including a first portion and a second portion which is other than said first portion; word lines formed over said first portion of said main surface of said semiconductor substrate; bit lines disposed over said word lines; memory cells each comprising a first MISFET and a capacitor element coupled thereto and disposed over one of said bit lines, and each memory cell connected to one of said bit lines and one of said word lines; peripheral circuitry having at least a second MISFET including a first impurity region and a third MISFET including a second impurity region, wherein said first and second impurity regions are formed in said semiconductor substrate within said second portion of said main surface of said semiconductor substrate; and a wiring strip contacting said first and second impurity regions, wherein each of said word lines comprises a polysilicon film, a first refractory metal film over said polysilicon film and a first metal nitride film as a barrier between said polysilicon film and said first refractory metal film, wherein said one of said bit lines is connected to said first MISFET through a polysilicon plug, wherein said wiring strip and each of said bit lines comprises a second refractory metal film and a second metal nitride film formed under said second refractory metal film, and wherein said second metal nitride film is formed between said second refractory metal film and said first and second impurity regions.
- 2. A semiconductor integrated circuit device according to claim 1, wherein said second metal nitride film prevents reaction between said second refractory metal film and said first and second impurity regions.
- 3. A semiconductor integrated circuit device according to claim 1, wherein said second metal nitride film comprises a TiN film.
- 4. A semiconductor integrated circuit device according to claim 3, wherein said second refractory metal film comprises a W film.
- 5. A semiconductor integrated circuit device according to claim 1, wherein said first metal nitride film prevents reaction between said polysilicon film and said first refractory metal film.
- 6. A semiconductor integrated circuit device comprising:a semiconductor substrate having a main surface including a first portion and a second portion which is other than said first portion; word lines each extending in a first direction over said first portion of the main surface of said semiconductor substrate; bit lines each extending in a second direction, perpendicular to said first direction, and disposed over said word lines; memory cells each comprising a first MISFET and a capacitor element coupled thereto and disposed over one of said bit lines, and each memory cell connected to one of said bit lines and one of said word lines; peripheral circuitry having at least a second MISFET including a first impurity region and a third MISFET including a second impurity region, wherein said first and second impurity regions are formed in said semiconductor substrate within said second portion of said main surface of said semiconductor substrate; and a wiring strip contacting said first and second impurity regions, wherein each of said word lines comprises a polysilicon film, a first refractory metal film over said polysilicon film and a first metal nitride film as a barrier between said polysilicon film and said first refractory metal film, wherein said one of said bit lines is connected to said first MISFET through a polysilicon plug, wherein said wiring strip and each of said bit lines comprises a second refractory metal film and a second metal nitride film formed under said second refractory metal film, wherein said second metal nitride film is formed between said second refractory metal film and said first and second impurity regions.
- 7. A semiconductor integrated circuit device according to claim 6, wherein said second metal nitride film prevents reaction between said second refractory metal film and said first and second impurity regions.
- 8. A semiconductor integrated circuit device according to claim 6, wherein said second metal nitride film comprises a TiN film.
- 9. A semiconductor integrated circuit device according to claim 8, wherein said second refractory metal film comprises a W film.
- 10. A semiconductor integrated circuit device according to claim 6, wherein said first metal nitride film prevents reaction between said polysilicon film and said first refractory metal film.
- 11. A semiconductor integrated circuit device comprisinga semiconductor substrate having a main surface including a first portion and a second portion which is other than said first portion; word lines each extending in a first direction over said first potion of said main surface of said semiconductor substrate; bit lines each extending in a second direction, perpendicular to said first direction, and disposed over said word lines; memory cells each comprising a first MISFET and a capacitor element coupled thereto and disposed over one of said bit lines, and each memory cell connected to one of said bit lines and one of said word lines; peripheral circuitry having at least a second MISFET including a first impurity region and a third MISFET including a second impurity region, wherein said first and second impurity regions are formed in said semiconductor substrate within said second portion of said main surface of said semiconductor substrate; and a wiring strip contacting said first and second impurity regions, wherein each of said word lines comprises a polysilicon film, a first refractory metal film over said polysilicon film and a first metal nitride film as a barrier between said polysilicon film and said first refractory metal film, wherein said one of said bit lines is connected to said first MISFET through a polysilicon plug, and wherein said wiring strip and each of said bit lines comprises a second refractory metal film and a second metal nitride film formed under said second refractory metal film.
- 12. A semiconductor integrated circuit device according to claim 11, wherein said second metal nitride film prevents reaction between said second refractory metal film and said first and second impurity regions.
- 13. A semiconductor integrated circuit device according to claim 11, wherein said second metal nitride film comprises a TiN film.
- 14. A semiconductor integrated circuit device according to claim 13, wherein said second refractory metal film comprises a W film.
- 15. A semiconductor integrated circuit device according to claim 11, wherein said first metal nitride film prevents reaction between said polysilicon film and said first refractory metal film.
- 16. A semiconductor integrated circuit device comprising:a semiconductor substrate having a main surface including a first portion and a second portion which is other than said first portion; word lines each extending in a first direction over said first portion of said main surface of said semiconductor substrate; bit lines each extending in a second direction, perpendicular to said first direction, and over said word lines; memory cells each comprising a first MISFET and a capacitor element coupled thereto and disposed over one of said bit lines and each memory cell connected to one of said bit lines and one of said word lines; peripheral circuitry having at least a second MISFET including a first impurity region and a third MISFET including a second impurity region, wherein said first and second impurity regions are formed in said semiconductor substrate within said second portion of said main surface of said semiconductor substrate; and a wiring strip disposed over said second portion of said semiconductor substrate and contacting said first and second impurity regions, wherein each of said word lines comprises a polysilicon film, a first refractory metal film over said polysilicon film and a first metal nitride film as a barrier between said polysilicon film and said first refractory metal film, wherein said one of said bit lines is connected to said first MISFET through a polysilicon plug, wherein said wiring strip and each of said bit lines comprises a second refractory metal film and a second metal nitride film formed under said second refractory metal film, and wherein said second metal nitride film is formed between said second refractory metal film and said first and second impurity regions.
- 17. A semiconductor integrated circuit device according to claim 16, wherein said first metal nitride film prevents reaction between said second refractory metal film and first and second said impurity regions.
- 18. A semiconductor integrated circuit device according to claim 16, wherein each of said first and second refractory metal films comprises a W film.
- 19. A semiconductor integrated circuit device comprising:a semiconductor substrate having a main surface including a first portion and a second portion which is other than said first portion; word lines each extending in a first direction over said first portion of said main surface of said semiconductor substrate; bit lines each extending in a second direction, perpendicular to said first direction, and over said word lines in said first portion of said main surface of said semiconductor substrate; memory cells each comprising a first MISFET, formed in said first portion of said main surface of said semiconductor substrate, and a capacitor element coupled thereto and disposed over one of said bit lines; peripheral circuitry having at least a second MISFET including a first impurity region and a third MISFET including a second impurity region, wherein said first and second impurity regions are formed in said semiconductor substrate and disposed within said second portion of said main surface of said semiconductor substrate; and a wiring strip disposed over said second portion of said main surface of said semiconductor substrate; wherein each of said word lines comprises a polysilicon film, a first refractory metal film over said polysilicon film and a first metal nitride film as a barrier between said polysilicon film and said first refractory metal film, wherein said one of said bit lines is connected to said first MISFET through a polysilicon plug, wherein said wiring strip and each of said bit lines comprises a second refractory metal film, and wherein a second metal nitride film is formed between said second refractory metal film and said first and second impurity regions.
- 20. A semiconductor integrated circuit device according to claim 19, wherein each of said first and second refractory metal films comprises a W film.
- 21. A semiconductor integrated circuit device according to claim 19, wherein said second metal nitride film prevents reaction between said second refractory metal film and said first and second impurity regions.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-3648 |
Jan 1996 |
JP |
|
Parent Case Info
This is a continuation of U.S. application Ser. No. 08/782,351, filed Jan. 13, 1997 now U.S. Pat. No. 6,150,689, the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (13)
Foreign Referenced Citations (4)
Number |
Date |
Country |
1108433 |
Sep 1995 |
CN |
64-27243 |
Jan 1989 |
JP |
406053494 |
Feb 1994 |
JP |
7-106437 |
Apr 1995 |
JP |
Non-Patent Literature Citations (1)
Entry |
Patent Abstracts of Japan, vol. 95, No. 7, Aug. 31, 1995, JP-7-106437 A Hitachi, Ltd.), Apr. 21, 1995. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/782351 |
Jan 1997 |
US |
Child |
09/714127 |
|
US |