Claims
- 1. A semiconductor integrated circuit device formed on a silicon substrate comprising:
a plurality of bit lines and word lines; a plurality of memory cells coupled to said bit lines and word lines; a sense amplifier circuit coupled to said bit lines; a switch circuit coupled to a first potential and. a node of the sense amplifier that supplies a operating potential; a plurality of delay circuits which outputs a control signal for controlling said switch circuit; and a CPU having a BIST circuit;
wherein the minimum number of said delay circuits used for operation is decided after said integrated circuit device is manufactured.
- 2. The semiconductor integrated circuit device in accordance with claim 1, wherein the minimum number of said delay circuits used for operation is decided by said CPU which can change the number of said delay circuits, write a predetermined value in each memory cell, read the value written in each memory cell, and compare said read value with said written value, and then decide the minimum number of delay circuits from a result of test operation.
- 3. The semiconductor integrated circuit device in accordance with claim 2, wherein the test operation is operated to every memory cell.
- 4. The semiconductor integrated circuit device according to claim 1, wherein said memory comprises SRAM memory.
- 5. The semiconductor integrated circuit device according to claim 1, further comprising:
a decoder circuit having addresses inputted;
wherein clock signals are inputted to said delay circuits and said decoder circuit.
- 6. The semiconductor integrated circuit device according to claim 2, wherein said BIST circuit has a pattern generator, a pattern comparator, and a register.
- 7. A computer readable medium storing a net list data which is a result of circuit simulation of a semiconductor integrated circuit device provided with a memory, a BIST circuit, and a processing procedure for deciding the number of delay circuits used to delay a clock signal according to said net list data to obtain the optimized timing for generating a sense amplifier enable signal,
wherein said sense amplifier enable signal is being used for controlling enabling of a sense amplifier of said memory provided in said semiconductor integrated circuit device.
- 8. The computer readable medium according to claim 7, wherein said BIST circuit has a pattern generator, pattern comparator, and a register; wherein said processing procedure includes a step for deciding an optimized number of delay circuits by comparing a time in which said sense amplifier enable signal reaches a predetermined value with a time in which the potential difference between bit lines of said memory provided in said semiconductor integrated circuit device reaches a predetermined value according to a result of said circuit simulation.
- 9. The computer readable medium according to claim 8; wherein said step for deciding said optimized number of delay circuits is a step for deciding said minimum number of delay circuits selected from delay circuit numbers, each of which assures the normal operation of said memory.
- 10. The computer readable medium according to claim 9; wherein both of said net list data for circuit simulation and said processing procedure for deciding the number of delay circuits are stored together in a single medium [or separately in a plurality of media].
- 11. The computer readable medium according to claim 7; wherein said memory comprises a cache memory and a DRAM.
- 12. A method of manufacturing a semiconductor integrated circuit device provided with a memory, a CPU, a plurality of delay circuits for delaying sense amplifier enable signal from, comprising steps carried out by said CPU, after circuits are formed in said semiconductor integrated circuit device, to select a change of the number of said delay circuits, confirm the normal operation of each cell of said memory, then decide and fix said optimized number of delay circuits.
- 13. A method of manufacturing a semiconductor integrated circuit device in accordance with claim 12,
wherein said memory comprises an SRAM and a DRAM.
- 14. A method of manufacturing a semiconductor integrated circuit device in accordance with claim 12,
wherein said step for fixing said number of delay circuits fixes the number of delay circuits by blowing a fuse.
- 15. A method of manufacturing a semiconductor integrated circuit device in accordance with claim 12,
wherein said step for fixing said number of delay circuits stores the number of delay circuits in a flash memory so as to fix the number of delay circuits.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-270891 |
Sep 1998 |
JP |
|
Parent Case Info
[0001] This is a contination of application Ser. No. 09/399,330 filed Sep. 20, 1999.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09399330 |
Sep 1999 |
US |
Child |
10285573 |
Nov 2002 |
US |