Claims
- 1. A method of manufacturing a semiconductor integrated circuit device comprising a logic circuit, and a plurality of first storage circuits and a second storage circuit acting as a storage circuit capable of constituting an optional logic for the semiconductor integrated circuit device; said second storage circuit including a memory array capable of reading and writing data from a memory cell specified by an address signal; an address decoder to decode the address signal and to generate a signal to select a memory cell in the memory array; a feedback path to feed back data read from the memory array to an input side of the address decoder; a switch matrix capable of switching an input address signal or a signal fed back through the feedback path so as to supply the switched signal to the address decoder; and a memory to store control information of each switch in the switch matrix; comprising the steps of:constituting, on said second storage circuit, a test circuit to check said first storage circuits and/or said logic circuit; testing said first storage circuits and/or the logic circuit by the test circuit; and reconstituting said second storage circuit after the test for said first storage circuits and/or the logic circuit is completed.
- 2. The method of manufacturing a semiconductor integrated circuit device according to claim 1, wherein, at the testing step to be carried out by the test circuit, a result of the test obtained by the test circuit is stored in one of said first storage circuits.
- 3. The method of manufacturing a semiconductor integrated circuit device according to claim 1, further comprising a redundancy processing step of replacing a fail memory cell in said memory array detected at the test step with a spare memory cell after completing the test of one of the first storage circuits in a case in which the first storage circuit includes a redundant circuit for replacing the fail memory cell with the spare memory cell.
- 4. The method of manufacturing a semiconductor integrated circuit device according to claim 1, wherein at the step of constituting a test circuit on said second storage circuit, design data having a function level described in a hardware description language are decoded by control means, and a signal for determining a logical structure of the second storage circuit is given from the control means to the second storage circuit so that a logic circuit having a desirable logic function is constituted.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2000-066335 |
Mar 2000 |
JP |
|
2000-364005 |
Nov 2000 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional of application Ser. No. 09/803,030, filed on Mar. 12, 2001, the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
5378934 |
Takahashi et al. |
Jan 1995 |
A |
5745414 |
Engh et al. |
Apr 1998 |
A |
5917764 |
Ohsawa et al. |
Jun 1999 |
A |
6065141 |
Kitagawa |
May 2000 |
A |
6072737 |
Morgan et al. |
Jun 2000 |
A |
6163476 |
Marr et al. |
Dec 2000 |
A |
Foreign Referenced Citations (1)
Number |
Date |
Country |
0062339 |
Oct 2000 |
WO |