Claims
- 1. A method of making resistor elements in an N-channel, silicon-gate MOS integrated circuit of the static RAM type with field oxide formed surrounding a pair of driver transistor areas having gate oxide formed much thinner than the field oxide, comprising the steps of:
- a. applying an elongated strip of polycrystalline silicon to said face extending across the field oxide and contacting a drain area of one of the transistor areas,
- b. forming a resistor region in the elongated strip by implanting conductivity-determining impurity to provide a selected resistivity less than that of undoped polycrystalline silicon,
- c. forming conductive regions in the elongated strip on both ends of the resistor regions, the conductive regions being doped at a level much higher than the resistor region, forming conductors electrically connecting said one end to the gate of the opposite one of the driver transistor, and electrically connecting the conductive regions at the other end of the resistor regions in common to a voltage supply.
- 2. A method according to claim 1 wherein the resistor region is implanted with phosphorus at a dosage of about 5.times.10.sup.13 to 1.times.10.sup.14 atoms per cm.sup.2 at 100 to 150 KeV.
- 3. A method according to claim 2 wherein the polycrystalline silicon is formed no more than about 0.5 micron in thickness.
Parent Case Info
This is a continuation of application Ser. No. 916,037, filed June 15, 1978, now U.S. Pat. No. 4,208,781, which is a division of Ser. No. 727,116, filed Sept. 27, 1976, now U.S. Pat. No. 4,110,776.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4110776 |
Mohan Rao |
Aug 1978 |
|
4208781 |
Mohan Rao et al. |
Jun 1980 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
727116 |
Sep 1976 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
916037 |
Jun 1978 |
|