Claims
- 1. A semiconductor integrated circuit device formed on a semiconductor substrate comprising:an n-channel MIS transistor having a plurality of semiconductor regions formed on a p-type well region, and a p-type semiconductor region formed on the p-type well region; a p-channel MIS transistor having a plurality of semiconductor regions formed on an n-type well region, and an n-type semiconductor region formed on the n-type well region; a first conductor layer formed on the p-type semiconductor region electrically connected with the p-type well region; a second conductor layer formed on the n-type semiconductor region electrically connected with the n-type well region; n-type impurity implanted regions and p-type impurity implanted regions formed in the plurality of semiconductor regions of the n-channel MIS transistor and in the n-type semiconductor region of the n-type well region, wherein the n-type and p-type impurity implanted regions of the plurality of semiconductor regions of the n-channel MIS transistor have the same impurity concentration distribution of depth as the n-type and p-type impurity implanted region of the n-type semiconductor region of the n-type well region; and n-type impurity implanted regions and p-type impurity implanted regions formed in the plurality of semiconductor regions of the p-channel MIS transistor and in the p-type semiconductor region of the p-type well region, wherein the n-type and p-type impurity implanted regions of the plurality of semiconductor regions of the p-channel MIS transistor have the same impurity concentration distribution of depth as the n-type and p-type impurity implanted region of the p-type semiconductor region of the p-type well region, the p-type impurity implanted regions of the plurality of semiconductor regions of the n-channel MIS transistor extend wider than the n-type impurity implanted regions of the plurality of semiconductor regions of the n-channel MIS transistor, the n-type impurity implanted region of the n-type semiconductor region extends deeper than the p-type impurity implanted region of the n-type semiconductor region, the n-type impurity implanted regions of the plurality of semiconductor regions of the p-channel MIS transistor extend wider than the p-type impurity implanted regions of the plurality of semiconductor regions of the p-channel MIS transistor, and the p-type impurity implanted region of the p-type semiconductor region extends deeper than the n-type impurity implanted region of the p-type semiconductor region.
- 2. A semiconductor integrated circuit device according to claim 1, further comprising:a device isolation portion formed around the periphery of the n-type impurity implanted region of the n-type semiconductor region.
- 3. A semiconductor integrated circuit device according to claim 1, further comprising:a device isolation portion formed around the periphery of the p-type impurity implanted region of the p-type semiconductor region.
- 4. A semiconductor integrated circuit device according to claim 1, wherein the source and drain regions are comprised of the n-type impurity implanted regions in the plurality of semiconductor regions of the n-channel MIS transistor, andthe source and drain regions are comprised of the p-type impurity implanted regions in the plurality of semiconductor regions of the p-channel MIS transistor.
- 5. A semiconductor integrated circuit device comprising:an n-channel MIS transistor having a first gate electrode, a first source and a first drain formed in a p-well of a semiconductor substrate; a p-channel MIS transistor having a second gate electrode, a second source and a second drain formed in an n-well of the semiconductor substrate; two first p-type semiconductor regions formed between the first source and the first drain of the n-channel MIS transistor, which contact with the first source and the first drain respectively; an n-well power supply region formed in the n-well; and a second p-type semiconductor region formed in the n-well power supply region, wherein the n-well power supply region is electrically connected with the n-well region, wherein the impurity concentration distribution in the direction of depth of the first source and the first drain of the n-channel MIS transistor is the same as that of the n-well power supply region; wherein the impurity concentration distribution in the direction of depth of the first p-type semiconductor regions is the same as that of the second p-type semiconductor region; and the n-well power supply region extends deeper than the second p-type semiconductor region.
- 6. A semiconductor integrated circuit device comprising:an n-channel MIS transistor having a first gate electrode, a first source and a first drain formed in a p-well of a semiconductor substrate; a p-channel MIS transistor having a second gate electrode, a second source and a second drain formed in an n-well of the semiconductor substrate; two first n-type semiconductor regions formed between the second source and the second drain of the p-channel MIS transistor, which contact with the second source and the second drain respectively; and a p-well power supply region formed in the p-well, a second n-type semiconductor region formed in the p-well power supply region, wherein the p-well power supply region is electrically connected with the p-well region; wherein the impurity concentration distribution in the direction of depth of the second source and the second drain of the n-channel MIS transistor is the same as that of the p-well power supply region; wherein the impurity concentration distribution in the direction of depth of the first n-type semiconductor regions is the same. as that of the second n-type semiconductor region; and the p-well power supply region extends deeper than the second n-type semiconductor region.
- 7. A semiconductor integrated circuit device formed on a semiconductor substrate comprising:an n-channel MIS transistor having a plurality of semiconductor regions formed on a p-type well region, and a p-type semiconductor region formed on the p-type well region; a p-channel MIS transistor having a plurality of semiconductor regions formed on an n-type well region, and an n-type semiconductor region formed on the n-type well region; a first conductor layer formed on the p-type semiconductor region electrically connected with the p-type well region; a second conductor layer formed on the n-type semiconductor region electrically connected with the n-type well region; n-type impurity implanted regions and p-type impurity implanted regions formed in the plurality of semiconductor regions of the n-channel MIS transistor and in the n-type semiconductor region of the n-type well region, wherein the n-type and p-type impurity implanted regions of the plurality of semiconductor regions of the n-channel MIS transistor have the same impurity concentration distribution of depth as the n-type and p-type impurity implanted region of the n-type semiconductor region of the n-type well region; and n-type impurity implanted regions and p-type impurity implanted regions formed in the plurality of semiconductor regions of the p-channel MIS transistor and in the p-type semiconductor region of the p-type well region, wherein the n-type and p-type impurity implanted regions of the plurality of semiconductor regions of the p-channel MIS transistor have the same impurity concentration distribution of depth as the n-type and p-type impurity implanted region of the p-type semiconductor region of the p-type well region, the p-type impurity implanted regions of the plurality of semiconductor regions of the n-channel MIS transistor extend wider than the n-type impurity implanted regions of the plurality of semiconductor regions of the n-channel MIS transistor, and the n-type impurity implanted region of the n− type semiconductor region extends deeper than the p-type impurity implanted region of the n-type semiconductor region.
- 8. A semiconductor integrated circuit device according to claim 7, further comprising:a device isolation portion formed around the periphery of the n-type impurity implanted region of the n-type semiconductor region.
- 9. A semiconductor integrated circuit device according to claim 7, wherein the source and drain regions are comprised of the n-type impurity implanted regions in the plurality of semiconductor regions of the n-channel MIS transistor, andthe source and drain regions are comprised of the p-type impurity implanted regions in the plurality of semiconductor regions of the p-channel MIS transistor.
- 10. A semiconductor integrated circuit device formed on a semiconductor substrate comprising:an n-channel MIS transistor having a plurality of semiconductor regions formed on a p-type well region, and a p-type semiconductor region formed on the p-type well region; a p-channel MIS transistor having a plurality of semiconductor regions formed on an n-type well region, and an n-type semiconductor region formed on the n− type well region; n-type impurity implanted regions and p-type impurity implanted regions formed in the plurality of semiconductor regions of the n-channel MIS transistor and in the n-type semiconductor region of the n-type well region, wherein the n-type and p-type impurity implanted regions of the plurality of semiconductor regions of the n-channel MIS transistor have the same impurity concentration distribution of depth as the n− type and p-type impurity implanted region of the n-type semiconductor region of the n-type well region; and n-type impurity implanted regions and p-type impurity implanted regions formed in the plurality of semiconductor regions of the p-channel MIS transistor and in the p-type semiconductor region of the p-type well region, wherein the n-type and p-type impurity implanted regions of the plurality of semiconductor regions of the p-channel MIS transistor have the same impurity concentration distribution of depth as the n-type and p-type impurity implanted region of the p-type semiconductor region of the p-type well region, the n-type impurity implanted regions of the plurality of semiconductor regions of the p-channel MIS transistor extend wider than the p-type impurity implanted regions of the plurality of semiconductor regions of the p-channel MIS transistor, and the p-type impurity implanted region of the p-type semiconductor region extends deeper than the n-type impurity implanted region of the p-type semiconductor region.
- 11. A semiconductor integrated circuit device according to claim 10, further comprising:a device isolation portion formed around the periphery of the p-type impurity implanted region of the p-type semiconductor region.
- 12. A semiconductor integrated circuit device according to claim 10, wherein the source and drain regions are comprised of the n-type impurity implanted regions in the plurality of semiconductor regions of the n-channel MIS transistor, andthe source and drain regions are comprised of the p-type impurity implanted regions in the plurality of semiconductor regions of the p-channel MIS transistor.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 8-333231 |
Dec 1996 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional of application Ser. No. 08/989,428, filed on Dec. 12, 1997, which is now U.S. Pat. No. 6,020,228, the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (10)
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 5136404 |
Jun 1993 |
JP |
| 8111461 |
Apr 1996 |
JP |