Claims
- 1. A semiconductor memory device comprising:
a memory node constituted of a gate of a transistor formed on a semiconductor substrate; and a multi-layer structure having semiconductor regions and barrier insulators, said structure being connected to said memory node; wherein writing and/or erasing of charges are performed via said barrier insulators.
- 2. A semiconductor memory device according to claim 1, wherein said memory node and said multi-layer structure having semiconductor regions and barrier insulators are superimposed to each other in the direction perpendicular to said semiconductor substrate.
- 3. A semiconductor memory device according to claim 1, wherein an electrode is provided on said memory node via an insulator for reading a signal of a memory cell.
- 4. A semiconductor memory device according to claim 1, wherein said devices are arranged in a matrix.
- 5. A semiconductor memory device comprising:
a memory cell, and a data line, a word line and a sense line connected to said memory cell; wherein said memory cell has a memory node for storing charges, a writing element as a path through which charges are injected or discharged into or from said memory node, and a reading element for detecting a charge storing state of said memory node; said reading element has a first transistor whose threshold value is changed depending on the charge storing state of said memory node; said sense line is connected to a source/drain path of said first transistor, and said writing element is disposed between said memory node and said data line; said writing element has a second transistor having an insulator, a stacked structure of semiconductor layers, and a control electrode formed on a side wall of said stacked structure; and said word line is connected to said control electrode.
- 6. A semiconductor memory device according to claim 5, wherein said first transistor is formed on a substrate, and said second transistor is arranged on said first transistor.
- 7. A semiconductor memory device according to claim 6, wherein said first transistor is constituted of a field effect transistor, and a gate electrode of said field effect transistor serves as said memory node.
- 8. A semiconductor memory device according to claim 7, wherein a second control electrode is provided on a side wall of said gate electrode via an insulator.
- 9. A semiconductor memory device comprising:
a MISFET formed on a semiconductor substrate; and a stacked structure having semiconductor regions and insulators, said stacked structure being connected to a gate of said MISFET transistor; wherein information is written or erased by injecting or discharging charges into or from said gate via said stacked structure, and information is read by a sense line connected to a source/drain path of said MISFET transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-274090 |
Oct 1997 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 09/095,058 filed Jun. 10, 1998 and of U.S. patent application Ser. No. 08/958,845 filed Oct., 28, 1997, which has claimed the Priority of European Patent Application No. 96308283.9 filed at the European Patent Office on Nov. 15, 1996.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09166858 |
Oct 1998 |
US |
Child |
09727497 |
Dec 2000 |
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
09095058 |
Jun 1998 |
US |
Child |
09166858 |
Oct 1998 |
US |
Parent |
08958845 |
Oct 1997 |
US |
Child |
09166858 |
Oct 1998 |
US |