Claims
- 1. A semiconductor memory device including a plurality of word lines, a plurality of bit lines crossing respective word lines, a plurality of memory cell transistors each connected to one of said plurality of word lines and one of said plurality of bit lines, and a plurality of sense amplifiers connected to said plurality of bit lines, and incorporating a test circuit for determining in a test mode a memory cell transistor having an absolute value of a threshold voltage lower than a predetermined threshold voltage among said plurality of memory cell transistors, comprising:
- test mode detecting means for detecting said test mode, and
- negative potential signal generating means responsive to detection of test mode by said test mode detecting means for applying a drive signal of a negative potential to said plurality of sense amplifiers in order that said memory cell transistor having a low threshold voltage is likely to be rendered conductive.
- 2. The semiconductor memory device as recited in claim 1, wherein
- said test mode detecting means includes means for detecting said test mode based on an address signal for designating an address of each of said plurality of memory cell transistors and an address strobe signal.
- 3. A semiconductor memory device having a memory cell array including plural rows of word lines, plural columns of bit line pairs, a plurality of memory cell transistors each connected to one of said plural rows of word lines and one bit line of said plural columns of bit line pairs, and memory cell capacitors connected to said respective memory cell transistors, and incorporating a test circuit for determining in a test mode a memory cell transistor having an absolute value of a threshold voltage lower than a predetermined threshold voltage among said plurality of memory cell transistors, comprising:
- test mode detecting means for detecting said test mode; and
- control means responsive to a test mode detect signal from said test mode detecting means for controlling so that a potential level written in said memory cell capacitor is lower than in a normal operation, wherein
- a potential or amplitude of a bit line connected to the memory cell transistor corresponding to the memory cell capacitor to which said potential level is written is different in the test mode than in the normal operation.
- 4. The semiconductor memory device as recited in claim 13, further comprising:
- a plurality of sense amplifiers for amplifying potential differences read to respective bit line pairs through corresponding memory cell transistors from respective memory cell capacitors; and
- gate transistors connected between said plurality of sense amplifiers and said plural columns of bit line pairs, wherein
- said control means includes potential setting means responsive to the test mode detect signal from said test mode detecting means for lowering a gate potential of said respective gate transistors than in the normal operation to lower the potential written in said memory cell capacitors.
- 5. The semiconductor memory device as recited in claim 4, wherein
- said memory cell array includes two sets of memory cell arrays disposed on both sides of said plurality of sense amplifiers,
- said gate transistors include
- first gate transistors connected between said plurality of sense amplifiers and a bit line pair of a memory cell array on one side, and
- second gate transistors connected between said plurality of sense amplifiers and a bit line pair of a memory cell array on the other side,
- said control means includes switch signal generating means for generating a switch signal for switching said first or second gate transistors, and
- said potential setting means includes means responsive to said test mode detect signal for lowering a potential of said switch signal generated from said switch signal generating means than in the normal operation.
- 6. The semiconductor memory device as recited in claim 4, wherein
- said potential setting means includes a control transistor responsive to said mode detect signal for providing a potential lower than a power supply voltage by its threshold voltage.
- 7. The semiconductor memory device as recited in claim 3, further comprising
- a plurality of sense amplifiers each responsive to a drive signal for amplifying potential differences read to respective bit line pairs through corresponding memory cell transistors from respective memory cell capacitors, wherein
- said control means includes potential setting means responsive to said test mode detect signal for changing a potential level of said drive signal compared to the normal operation and lowering a potential between said bit line pairs to lower a potential level written in said memory cell capacitors.
- 8. The semiconductor memory device as recited in claim 7, wherein
- said plurality of sense amplifiers include sense amplifiers on a high potential side responsive to a drive signal for increasing a bit line potential on the high potential side read to respective bit line pairs, and
- said potential setting means includes potential setting means responsive to said test mode detect signal for lowering said potential level of said drive signal than in the normal operation to lower a bit line potential on said high potential side and to lower said potential level written in said memory cell capacitor.
- 9. The semiconductor memory device as recited in claim 7, wherein
- said potential setting means includes a control transistor responsive to said test mode detect signal for providing a voltage lower than a power supply voltage by its threshold voltage.
- 10. The semiconductor memory device as recited in claim 7, wherein
- said plurality of sense amplifiers include sense amplifiers on low potential side responsive to a drive signal for lowering a bit line potential on the low potential side read to respective bit line pairs, and potential setting means responsive to said test mode detect signal for increasing said potential level of said drive signal than in the normal operation to increase a bit line potential on said low potential side and to lower said potential level written in said memory cell capacitor.
- 11. The semiconductor memory device as recited in claim 10, wherein
- said potential setting means includes a control transistor responsive to said test mode detect signal for providing a voltage higher than a ground potential by its threshold voltage.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-246942 |
Oct 1993 |
JPX |
|
6-084622 |
Apr 1994 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/304,028 filed Sep. 9, 1994.
US Referenced Citations (7)
Divisions (1)
|
Number |
Date |
Country |
Parent |
304028 |
Sep 1994 |
|