Number | Date | Country | Kind |
---|---|---|---|
9-218604 | Aug 1997 | JP |
Number | Name | Date | Kind |
---|---|---|---|
5802596 | Shinozaki | Sep 1998 | |
5815462 | Konishi et al. | Sep 1998 | |
5835956 | Park et al. | Nov 1998 |
Entry |
---|
“250MByte/Synchronous DRAM Using a 3-stage Pipelined Architecture,” IEEE Journal of Solid-State Circuits, vol. 29, No. 4, Apr. 1994, by Yasuhiro Takai, et al., pp. 426-430.* |
Takai, Y., M. Nagase, M. Kitamura, Y. Koshikawa, N. Yoshida, Y. Kobayashi, T. Obara, Y. Fukuzo, and H. Watanabe, “250Mbyte/sec Synchronous DRAM Using a 3-Stage-Pipelined Architecture,” 1993, VLSI Circuits, Symposium. pp. 59-60. |