Embodiments relate to a semiconductor memory device.
There has been proposed a cross-point type semiconductor memory device provided with two conductive layers and a resistance change layer located between the two conductive layers.
According to one embodiment, a semiconductor memory device includes a first conductive layer, a second conductive layer, a first semiconductor layer, a third conductive layer, a first resistance change layer and a first metal-containing layer. The second conductive layer is provided to be separated from the first conductive layer in a first direction. The first semiconductor layer is provided between the first conductive layer and the second conductive layer. The third conductive layer is arranged with the first semiconductor layer in a direction crossing the first direction. The first resistance change layer is provided between the first semiconductor layer and the first conductive layer. The first metal-containing layer is provided between the first resistance change layer and the first conductive layer. The first conductive layer extends in a second direction crossing the first direction. The second conductive layer extends in a third direction crossing the first direction and crossing the second direction. The third conductive layer extends in a direction crossing the first direction.
As shown in
In the semiconductor memory device 110 according to the embodiment, the first transistor 1T and the first resistance change layer 1R are disposed between the first conductive layer 11 and the second conductive layer 12. The semiconductor memory device 110 is a resistance change memory including, for example, the first transistor 1T and the first resistance change layer 1R.
The first conductive layer 11 includes a first region 11r. The second conductive layer 12 is provided so as to be separated from the first conductive layer 11 in a first direction Dr1. The first conductive layer 11 extends in, for example, a second direction Dr2 crossing the first direction Dr1. The second conductive layer 12 extends in, for example, a third direction Dr3 crossing the first direction Dr1 and crossing the second direction Dr2. The first semiconductor layer 21 is provided between the first region 11r and the second conductive layer 12. The third conductive layer 13 is arranged with the first semiconductor layer 21 in the second direction Dr2. The third conductive layer 13 extends in, for example, the third direction Dr3.
The first resistance change layer 1R is provided between the first semiconductor layer 21 and the first conductive layer 11. The first metal-containing layer 31 is provided between the first resistance change layer 1R and the first region 11r. It is also possible for the first metal-containing layer 31 to extend in, for example, the second direction Dr2.
It is also possible for the semiconductor memory device 110 according to the embodiment to further include a current-limiting layer (a first intermediate layer 1M) provided between the first semiconductor layer 21 and the first resistance change layer 1R. The first block BLK1 includes, for example, the first semiconductor layer 21, the third conductive layer 13, the first resistance change layer 1R, and the first metal-containing layer 31.
The first direction Dr1 is, for example, a Z-direction. The second direction Dr2 is, for example, an X-direction. The third direction Dr3 is, for example, a Y-direction.
The first conductive layer 11 is, for example, the first bit line BL1. The second conductive layer 12 is, for example, the first word line WL1. The first resistance change layer 1R is provided between the first conductive layer 11 (the first bit line BL1) and the second conductive layer 12 (the first word line WL1).
When applying, for example, a voltage VT between the first conductive layer 11 and the second conductive layer 12, the resistance of the first resistance change layer 1R drops. Thus, a current flows through the first resistance change layer 1R.
When applying, for example, a voltage VR lower than the voltage VT between the first conductive layer 11 and the second conductive layer 12, the resistance of the first resistance change layer 1R increases. Thus, the current becomes difficult to flow through the first resistance change layer 1R. The resistance change layer 1R varies in resistance in accordance with the voltage applied. The first resistance change layer 1R acts as a resistance change memory.
The third conductive layer 13 is, for example, the first gate electrode SG1. When applying a voltage between the first conductive layer 11 and the second conductive layer 12, a current flowing through the first semiconductor layer 21 varies in accordance with a voltage applied to the first gate electrode SG1. The first transistor 1T acts as, for example, a TFT transistor.
In the semiconductor memory device 110 according to the embodiment, the first resistance change layer 1R and the first transistor 1T, for example, are provided between the first conductive layer 11 and the second conductive layer 12. The second conductive layer 12 is separated from the first conductive layer 11 in a first direction Dr1. Therefore, the first resistance change layer 1R and the transistor 1T are arranged in a vertical direction (the first direction Dr1). Thus, there can be provided a semiconductor memory device in which high integration is achievable.
When applying, for example, a voltage higher than the voltage VT between the first conductive layer 11 and the second conductive layer 12, an excessive current flows through the first resistance change layer 1R in some cases. By providing the first intermediate layer 1M between, for example, the first semiconductor layer 21 and the first resistance change layer 1R, the excessive current can be suppressed. The first intermediate layer 1M includes either of, for example, titanium and tungsten. The first intermediate layer 1M includes a material high in resistance.
The first resistance change layer 1R includes, for example, polysilicon or silicon oxide. It is also possible to suppress the excessive current flowing through the first resistance change layer 1R using, for example, the concentration of polysilicon included in the first resistance change layer 1R.
An example of the material will be described below.
Either of the first conductive layer 11, the second conductive layer 12, and the third conductive layer 13 includes either of a first semiconductor material S1, a first metal material M1, and a first metal compound material MC1.
The first semiconductor material S1 includes polysilicon added with, for example, phosphorus, arsenic, or boron. The first semiconductor material S1 can also include amorphous silicon added with, for example, phosphorus, arsenic, or boron. The first semiconductor material S1 can also include silicon added with, for example, phosphorus, arsenic, or boron. The first semiconductor material S1 can also include silicon-germanium added with, for example, phosphorus, arsenic, or boron. The first semiconductor material S1 can also include germanium added with, for example, phosphorus, arsenic, or boron.
Either of the first metal material M1 and the first metal compound material MC1 includes either of, for example, Pt, Au, Ag, TiAlN, SrRuO, Ru, RuN, Ir, Co, Ni, Ti, TiN, TaN, LaNiO, Al, PtIrOx, PtRhOx, and Rh/TaAlN.
Either of the first conductive layer 11, the second conductive layer 12, and the third conductive layer 13 can also include, for example, carbon, graphene, or carbon nanotube.
Either of the first conductive layer 11, the second conductive layer 12, and the third conductive layer 13 can also include a part including, for example, a metal film having homogenized orientation.
The first metal-containing layer 31 includes either of, for example, Cu, Al, Ni, Ti, Co, Mg, Cr, Mn, Fe, Zn, Sn, In, Pd, Pb, and Bi.
The first resistance change layer 1R includes either of, for example, silicon, polysilicon, amorphous silicon, silicon oxide, silicon nitride, aluminum oxide, hafnium oxide, tantalum oxide, titanium oxide, vanadium oxide, chalcogenide material, tellurium, germanium, antimony, and sulfur. The first resistance change layer 1R can also include a compound including either of, for example, silicon, polysilicon, amorphous silicon, silicon oxide, silicon nitride, aluminum oxide, hafnium oxide, tantalum oxide, titanium oxide, vanadium oxide, chalcogenide material, tellurium, germanium, antimony, and sulfur. The first resistance change layer 1R can also include, for example, carbon.
The first intermediate layer 1M includes either of, for example, tantalum, silicon, and silicon nitride. The first intermediate layer 1M includes either of, for example, tantalum-silicon nitride and tantalum nitride. The first intermediate layer 1M can also include a compound including either of tantalum, silicon, and silicon nitride. The first intermediate layer 1M can also include either of polysilicon, amorphous silicon, silicon, and silicon nitride.
The first semiconductor layer 21 includes the material included in the first semiconductor material S1. The first semiconductor layer 21 can also include either of, for example, TiOx, VOx, HfO, and IGZO.
As shown in
The details will hereinafter be described.
The semiconductor memory device 120 according to the embodiment includes the first conductive layer 11, the second conductive layer 12, the first metal-containing layer 31, the first resistance change layer 1R, the first semiconductor layer 21, and the third conductive layer 13.
The first conductive layer 11 includes the first region 11r. The second conductive layer 12 is provided so as to be separated from the first conductive layer 11 in the first direction Dr1. The first metal-containing layer 31 is provided between the first region 11r and the second conductive layer 12. The first resistance change layer 1R is provided between the first metal-containing layer 31 and the first region 11r. The first semiconductor layer 21 is provided between the first resistance change layer 1R and the first region 11r. The third conductive layer 13 is arranged with the first semiconductor layer 21 in the second direction Dr2.
It is also possible for the semiconductor memory device 120 according to the embodiment to further include the first intermediate layer 1M provided between the first semiconductor layer 21 and the first resistance change layer 1R.
The first conductive layer 11 extends in, for example, the second direction Dr2. The second conductive layer 12 extends in, for example, the third direction Dr3. The third conductive layer 13 extends in, for example, the third direction Dr3.
As shown in
The semiconductor memory device 130 according to the embodiment includes the first conductive layer 11, the second conductive layer 12, the first semiconductor layer 21, the third conductive layer 13, the first metal-containing layer 31, and the first resistance change layer 1R. The first conductive layer 11 includes the first region 11r. The second conductive layer 12 is provided so as to be separated from the first conductive layer 11 in the first direction Dr1. The first semiconductor layer 21 is provided between the first region 11r and the second conductive layer 12. The third conductive layer 13 is arranged with the first semiconductor layer 21 in the second direction Dr2. The first metal-containing layer 31 is provided between the first semiconductor layer 21 and the first region 11r. The first resistance change layer 1R is provided between the first metal-containing layer 31 and the first region 11r.
It is also possible for the semiconductor memory device 130 according to the embodiment to further include the first intermediate layer 1M provided between the first semiconductor layer 21 and the first metal-containing layer 31.
The first conductive layer 11 extends in the second direction Dr2. The first conductive layer 12 extends in the third direction Dr3. The third conductive layer 13 extends in the third direction Dr3.
As shown in
The semiconductor memory device 140 according to the embodiment includes the first conductive layer 11, the second conductive layer 12, the first resistance change layer 1R, the first metal-containing layer 31, the first semiconductor layer 21, and the third conductive layer 13. The first conductive layer 11 includes the first region 11r. The second conductive layer 12 is provided so as to be separated from the first conductive layer 11 in the first direction Dr1. The first resistance change layer 1R is provided between the first region 11r and the second conductive layer 12. The first metal-containing layer 31 is provided between the first resistance change layer 1R and the first region 11r. The first semiconductor layer 21 is provided between the first metal-containing layer 31 and the first region 11r. The third conductive layer 13 is arranged with the first semiconductor layer 21 in the second direction Dr2.
It is also possible for the semiconductor memory device 140 according to the embodiment to further include the first intermediate layer 1M provided between the first semiconductor layer 21 and the first metal-containing layer 31.
The first conductive layer 11 extends in the second direction Dr2. The second conductive layer 12 extends in the third direction Dr3. The third conductive layer 13 extends in the third direction Dr3.
As shown in
In the semiconductor memory device 150 according to the embodiment, there is provided an array structure having a plurality of first blocks BLK1 arranged in the second direction Dr2. Gate electrodes are respectively disposed on both sides of a second TFT channel (the second semiconductor layer 22).
The first conductive layer 11 further includes a second region 11s. The fourth conductive layer 14 is arranged with the second conductive layer 12 in the second direction Dr2. The second semiconductor layer 22 is disposed between the fourth conductive layer 14 and the second region 11s. The fifth conductive layer 15 is disposed between the third conductive layer 13 and the second semiconductor layer 22. The second resistance change layer 2R is disposed between the second semiconductor layer 22 and the second region 11s. The first metal-containing layer 31 is further disposed between the second resistance change layer 2R and the second region 11s. It is also possible for a second intermediate layer 2M to be further disposed between the second semiconductor layer 22 and the second resistance change layer 2R.
The fourth conductive layer 14 extends in, for example, the third direction Dr3. The fifth conductive layer 15 extends in, for example, the third direction Dr3. The first metal-containing layer 31 can also extend in the second direction Dr2.
The fifth conductive layer 15 is, for example, a second gate electrode SG2. When applying a voltage between the first conductive layer 11 and the fourth conductive layer 14, a current flowing through the second semiconductor layer 22 varies in accordance with a voltage applied to the second gate electrode SG2. The second semiconductor layer 22 and the second gate electrode SG2 act as a TFT transistor.
As shown in
As shown in
As shown in
The first conductive layer 11 further includes a second region 11s. The fourth conductive layer 14 is arranged with the second conductive layer 12 in the second direction Dr2. The second metal-containing layer 32 is disposed between the fourth conductive layer 14 and the second region 11s. The second resistance change layer 2R is disposed between the second metal-containing layer 32 and the second region 11s. The second semiconductor layer 22 is disposed between the second resistance change layer 2R and the second region 11s. The fifth conductive layer 15 is disposed between the third conductive layer 13 and the second semiconductor layer 22.
The fourth conductive layer 14 extends in, for example, the third direction Dr3. The fifth conductive layer 15 extends in, for example, the third direction Dr3.
As shown in
As shown in
As shown in
The first conductive layer 11 further includes the second region 11s. The fourth conductive layer 14 is arranged with the second conductive layer 12 in the second direction Dr2. The second semiconductor layer 22 is disposed between the fourth conductive layer 14 and the second region 11s. The second metal-containing layer 32 is disposed between the second semiconductor layer 22 and the second region 11s. The second resistance change layer 2R is disposed between the second metal-containing layer 32 and the second region 11s. The fifth conductive layer 15 is provided between the third conductive layer 13 and the second semiconductor layer 22.
The fourth conductive layer 14 extends in, for example, the third direction Dr3. The fifth conductive layer 15 extends in, for example, the third direction Dr3.
As shown in
As shown in
As shown in
The first conductive layer 11 further includes the second region 11s. The fourth conductive layer 14 is arranged with the second conductive layer 12 in the second direction Dr2. The second resistance change layer 2R is disposed between the fourth conductive layer 14 and the second region 11s. The second metal-containing layer 32 is disposed between the second resistance change layer 2R and the second region 11s. The second semiconductor layer 22 is disposed between the second metal-containing layer 32 and the second region 11s. The fifth conductive layer 15 is disposed between the third conductive layer 13 and the second semiconductor layer 22.
The fourth conductive layer 14 extends in, for example, the third direction Dr3. The fifth conductive layer 15 extends in, for example, the third direction Dr3.
As shown in
As shown in
As shown in
The semiconductor memory device 210 according to the embodiment includes the first conductive layer 11, the first semiconductor layer 21, the first resistance change layer 1R, the first metal-containing layer 31, the second conductive layer 12, and the third conductive layer 13.
The first conductive layer 11 extends in the second direction Dr2. The first conductive layer 11 includes the first region 11r and a third region 11t. The third region 11t is separated from the first region 11r in the second direction Dr2.
The first semiconductor layer 21 is provided so as to be separated from the first conductive layer 11 in the first direction Dr1. The first semiconductor layer 21 extends in the second direction Dr2. The first semiconductor layer 21 includes a fourth region 21u and a sixth region 21w. The sixth region 21w is separated from the fourth region 21u in the second direction Dr2.
The first metal-containing layer 31 is provided between the fourth region 21u and the first region 11r. The first resistance change layer 1R is provided between the first metal-containing layer 31 and the first region 11r. The second conductive layer 12 is provided between the sixth region 21w and the third region lit. The third conductive layer 13 is provided between the first conductive layer 11 and the first semiconductor layer 21. The second conductive layer 12 is arranged with the third conductive layer 13 in the second direction Dr2.
The length L13 along the second direction Dr2 of the third conductive layer 13 is shorter than the length L21 along the second direction Dr2 of the first semiconductor layer 21.
It is also possible for the semiconductor memory device 210 according to the embodiment to further include the first intermediate layer 1M provided between the fourth region 21u and the first metal-containing layer 31.
A first memory element (a first memory cell Me1) includes, for example, the first resistance change layer 1R, the first metal-containing layer 31, and the first intermediate layer 1M.
The length L13 along the second direction Dr2 of the third conductive layer is shorter than a distance D12 between the first memory cell Me1 and the second conductive layer 12.
As shown in
The first semiconductor layer 21 further includes a fifth region 21v. The sixth region 21w is disposed between the fourth region 21u and the fifth region 21v. The first conductive layer 11 further includes the second region 11s. The third region 11t is disposed between the fourth region 21u and the second region 11s.
The second metal-containing layer 32 is provided between the fifth region 21v and the second region 11s. The second resistance change layer 2R is provided between the second metal-containing layer 32 and the second region 11s. The fifth conductive layer 15 is provided between the first conductive layer 11 and the first semiconductor layer 21. The fifth conductive layer 15 is arranged with the third conductive layer 13 in the second direction Dr2.
It is also possible for the semiconductor memory device 220 according to the embodiment to further include the second intermediate layer 2M provided between the fifth region 21v and the second region 11s.
A second memory element (a second memory cell Me2) includes, for example, the second resistance change layer 2R, the second metal-containing layer 32, and the second intermediate layer 2M.
The length L15 along the second direction Dr2 of the fifth conductive layer is shorter than a distance D22 between the second memory cell Me2 and the second conductive layer 12.
As shown in
The sixth conductive layer 16 includes the material included in the second conductive layer 12. The sixth conductive layer 16 includes the material included in the third conductive layer 13. The second conductive layer 12 includes the material included in the third conductive layer 13.
As shown in
The semiconductor memory device 240 according to the embodiment includes the first conductive layer 11, the first semiconductor layer 21, the first resistance change layer 1R, the first metal-containing layer 31, the second conductive layer 12, the third conductive layer 13, and the sixth conductive layer 16.
The first resistance change layer 1R is further provided so as to overlap the first conductive layer 11 in the first direction Dr1. The first metal-containing layer 31 overlaps a part of the first resistance change layer 1R in the second direction Dr2.
As shown in
A part of the first metal-containing layer 31 is removed to thereby separate the first metal-containing layer 31 in the third direction Dr3. Similarly to the formation of the first metal-containing layer 31, the first resistance change layer 1R is separated in the third direction Dr3. The first intermediated layer 1M is separated in the third direction Dr3. The first semiconductor layer 21 is separated in the third direction Dr3. The first conductive layer 11 is separated in the third direction Dr3. In other words, line-and-space processing is performed on the stacked body of the first conductive layer 11 through the first metal-containing layer 31 in the third direction Dr3.
As shown in
As shown in
The shape in a plane crossing the third direction Dr3 of the third conductive layer 13 is a roughly triangular shape. Similarly to the third conductive layer 13, the shape in the plane crossing the third direction Dr3 of the fifth conductive layer 15 is a roughly triangular shape.
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
According to the embodiment, there can be provided a semiconductor memory device in which high integration is achievable.
Various other variations and modifications can be conceived by those skilled in the art within the spirit of the invention, and it is understood that such variations and modifications are also encompassed within the scope of the invention.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the invention.
This application is based upon and claims the benefit of priority from U.S. Provisional Patent Application 62/214,556, filed on Sep. 4, 2015; the entire contents of which are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
62214556 | Sep 2015 | US |