Claims
- 1. A semiconductor device comprising:a memory cell array having a plurality of memory cells arranged in rows and columns; a counting section, to which a clock signal is input, configured to count transitions of the clock signal and to determine first data of a plurality of data to be transferred sequentially; a control section configured to fetch information indicating a memory cell location in the memory cell array in response to a counting result of said counting section and to control consecutive input and output of a plurality of data stored in the memory cell array each cycle of the clock signal; a specification section configured to decode the information fetched by said control section and to designate a memory cell in the memory cell array; and a data input/output section configured to input data to the memory cell designated by said specification section and to output data from the memory cell designated by said specification section, wherein input and output of the data are time-shared.
- 2. A semiconductor device according to claim 1, wherein said information indicating the memory cell location in the memory cell array includes address signals, and said address signals are fetched without being divided into rows and columns.
- 3. A semiconductor device according to claim 1, wherein said control section operates in response to a first signal that determines whether data are read or written, and a second signal that determines whether the first signal is latched or not, anddata from said date input/output section are input to and output from the memory cell designated by the specification section independently of a timing at which the information indicating the memory cell location in the memory cell array is fetched.
- 4. A semiconductor device according to claim 3, wherein data from said data input/output section are input to and output from the memory cell designated by the specification section following a predetermined number of cycles of said clock signal after latching of the first signal is instructed by said second signal.
- 5. A semiconductor device according to claim 1, wherein said data input/output section is switched between a state of outputting the data and a high-impedance state in response to an output enable signal.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2-273170 |
Oct 1990 |
JP |
|
3-255354 |
Oct 1991 |
JP |
|
BACKGROUND OF THE INVENTION
This application is a continuation of application Ser. No. 09/916,578, filed on Jul. 30, 2001 now U.S. Pat. No. 6,373,785, which is in turn a continuation of application Ser. No. 09/812,820, filed on Mar. 21, 2001 now U.S. Pat. No. 6,317,382, which is in turn a divisional of application Ser. No. 09/433,338, filed Nov. 4, 1999 now U.S. Pat. No. 6,249,481, which in turn is a divisional of application Ser. No. 09/236,832, filed Jan. 25, 1999 now U.S. Pat. No. 5,995,442, which is in turn a divisional of application Ser. No. 09/017,948, filed Feb. 3, 1998, now U.S. Pat. No. 5,926,436 which is in turn a continuation of application Ser. No. 08/779,902, filed Jan. 7, 1997 now U.S. Pat. No. 5,740,122, which is in turn a continuation of application Ser No. 08/463,394, filed Jun. 5, 1995 now U.S. Pat. No. 5,612,925, which is a continuation of application Ser. No. 08/223,222, filed Apr. 5, 1994 now U.S. Pat. No. 5,500,829, which is in turn a division of application Ser. No. 07/775,602, filed Oct. 15, 1991 now U.S. Pat. No. 5,313,437.
US Referenced Citations (47)
Foreign Referenced Citations (7)
Number |
Date |
Country |
0 211 565 |
Feb 1987 |
EP |
0 260 897 |
Mar 1988 |
EP |
0 284 985 |
Oct 1988 |
EP |
0 315 194 |
May 1989 |
EP |
2-250132 |
Oct 1990 |
JP |
05-02873 |
Jan 1993 |
JP |
62-223891 |
Oct 1997 |
JP |
Non-Patent Literature Citations (2)
Entry |
Ohno, “Self-Timed RAM: STRAM” Fujitsu Sci. Tech., J, . vol. 24:293-300, (1988). |
Dunn et al., “Single Counter Controlled Buffer”, IBM Technical Disclosure Bulletin, vol. 20:1702-1703, (1977). |
Continuations (5)
|
Number |
Date |
Country |
Parent |
09/916578 |
Jul 2001 |
US |
Child |
10/093935 |
|
US |
Parent |
09/812820 |
Mar 2001 |
US |
Child |
09/916578 |
|
US |
Parent |
08/779902 |
Jan 1997 |
US |
Child |
09/017948 |
|
US |
Parent |
08/463394 |
Jun 1995 |
US |
Child |
08/779902 |
|
US |
Parent |
08/223222 |
Apr 1994 |
US |
Child |
08/463394 |
|
US |