Number | Name | Date | Kind |
---|---|---|---|
5499216 | Yamamoto | Mar 1996 |
Entry |
---|
A 1-V 100-MHz 10-mW Cache Using a Separated Bit-Line Memory Hierarchy Architecture and Domino Tag Comparators, H. Mizuno et al, pp. 1-4. |
IEEE 1990 Symposium on VLSI Circuits, A IV Operating 256--Kbit Full CMOS SRAM, A. Sekiyama et al, pp. 53-54. |
1994 IEEE Symposium on Low Power Electronics, "Low-Power Design of Memory Intensive Functions", D. Lidsky et al, pp. 16-17. |