Claims
- 1. A semiconductor memory device including a plurality of word lines, a plurality of bit lines crossing respective word lines, and a plurality of memory cell transistors each connected to one of said plurality of word lines and one of said plurality of bit lines, and incorporating a test circuit for determining in a disturb refresh test mode a memory cell transistor having a threshold voltage lower than a predetermined threshold voltage among said plurality of memory cell transistors, comprising:
- test mode detecting means for detecting said disturb refresh test mode; and
- small signal generating means responsive to detection of the disturb refresh test mode by said test mode detecting means for applying a small signal having a changing amplitude to non-selected word lines, for increasing the potential thereof.
- 2. The semiconductor memory device as recited in claim 1, further comprising
- word line driving means for driving said word line, wherein
- said small signal generating means includes
- pulse signal generating means for generating a pulse signal repeatedly, and
- a capacitor for transmitting the pulse signal generated by said pulse signal generating means to said word line driving means.
- 3. The semiconductor memory device as recited in claim 1, wherein
- said test mode detecting means includes means for detecting said disturb refresh test mode based on an address signal for designating an address of each of said memory cell transistors and an address strobe signal.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-246942 |
Oct 1993 |
JPX |
|
6-084622 |
Apr 1994 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/408,252, abandoned filed Mar. 22, 1995 abandoned which is a division of application Ser. No. 08/304,028, filed Sep. 9, 1994 abandoned.
US Referenced Citations (12)
Divisions (1)
|
Number |
Date |
Country |
Parent |
304028 |
Sep 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
408252 |
Mar 1995 |
|