The present invention relates to semiconductor memory technology. More specifically, the present invention relates to semiconductor memory having both volatile and non-volatile functionality.
Semiconductor memory devices are used extensively to store data. Memory devices can be characterized according to two general types: volatile and non-volatile. Volatile memory devices such as static random access memory (SRAM) and dynamic random access memory (DRAM) lose data that is stored therein when power is not continuously supplied thereto.
Non-volatile memory devices, such as flash erasable programmable read only memory (Flash EPROM) devices, retain stored data even in the absence of power supplied thereto. Unfortunately, non-volatile memory devices typically operate more slowly than volatile memory devices. For example, a Flash EPROM device write access time is in the range of microseconds to milliseconds, while the SRAM or DRAM write access time is in the range of picoseconds to nanoseconds.
Accordingly, it would be desirable to provide a universal type memory device that includes the advantages of both volatile and non-volatile memory devices, i.e., fast operation on par with volatile memories, while having the ability to retain stored data when power is discontinued to the memory device.
It would further be desirable to provide such a universal type memory device having a size that is not prohibitively larger than comparable volatile or non-volatile devices.
A purpose of the invention is to provide a semiconductor memory having both volatile and non-volatile functionality, which comprises resistive change material. Examples of resistive change material includes bipolar resistive memory element, such as transition metal oxides, ferroelectric, and ferromagnetic materials.
In at least one embodiment, the memory cell device comprises: a substrate of first conductivity type; a buried layer at a bottom portion of the substrate, having a second conductivity type; a first region embedded in the substrate at a first location of the substrate and having a second conductivity type; a second region embedded in the substrate at a second location the substrate and have the second conductivity type; a gate positioned in between the first and second locations and above a surface of the substrate and insulated from the surface by an insulating layer; and a resistive change material deposited above the region having a second conductivity type.
In one aspect of the present invention, a method of operating a memory cell according to the present invention is provided. In addition, applications of the memory cell, for example as a means to save power in memory device, are described.
In one aspect of the present invention, a semiconductor memory cell is provided that includes: a capacitorless transistor having a floating body configured to store data as charge therein when power is applied to the cell; and a non-volatile memory comprising a bipolar resistive change element.
In at least one embodiment, the bipolar resistive change element is configured to store the data stored in the floating body upon transfer thereto.
In at least one embodiment, the bipolar resistive change element comprises a material selected from at least one of: transition metal oxide materials, ferroelectric materials and ferromagnetic materials.
In at least one embodiment, the bipolar resistive change element is electrically connected to the capacitorless transistor and a distance between the bipolar resistive change element and the capacitorless transistor, when electrically connected, is in the range from about 90 nm to 1 μm.
In at least one embodiment, the floating body has a first conductivity type selected from n-type conductivity type and p-type conductivity type; the memory cell further comprising first and second regions at first and second locations of the cell, the first and second regions each having a second conductivity type selected from n-type conductivity type and p-type conductivity type and being different from the first conductivity type; wherein the bipolar resistive change element comprises an electrode and a bipolar resistive change material electrically connected to one of the first and second regions.
In at least one embodiment, the bipolar resistive change element is electrically connected to one of the first and second regions via a conductive element.
In at least one embodiment, the cell further includes an addressable line electrically connected to the bipolar resistive change element.
In at least one embodiment, the bipolar resistive change element further comprises a conductive material element interconnecting the addressable line and the bipolar resistive change material.
In at least one embodiment, the semiconductor memory cell further includes a substrate being made of a material having a second conductivity type selected from p-type conductivity type and n-type conductivity type; a first region having a second conductivity type selected from p-type and n-type conductivity types, the second conductivity type being different from the first conductivity type; a second region having the second conductivity type, the second region being spaced apart from the first region; and a buried layer in the substrate below the first and second regions, spaced apart from the first and second regions and having the second conductivity type; wherein the floating body is formed between the first and second regions and the buried layer, the floating body region having the first conductivity type; and wherein the non-volatile memory is electrically connected to one of the first and second regions.
In at least one embodiment, the floating body has a first conductivity type selected from p-type conductivity type and n-type conductivity type, the memory cell further comprising: a substrate being made of a material having a second conductivity type selected from p-type conductivity type and n-type conductivity type, the second conductivity type being different from the first conductivity type; a well in the substrate, the well having the first conductivity type; a first region having the second conductivity type; a second region having the second conductivity type, the second region being spaced apart from the first region; and a buried layer located between the well and the first and second regions, spaced apart from the first and second regions and having the second conductivity type; wherein the floating body is formed between the first and second regions and the buried layer; and wherein the non-volatile memory is electrically connected to one of the first and second regions.
In at least one embodiment, the substrate is a well formed in a second substrate.
In at least one embodiment, the cell has a three-dimensional structure comprising a fin structure extending substantially perpendicular to, and above a top surface of a substrate.
In at least one embodiment, a semiconductor memory array is provided comprising a plurality of semiconductor memory cell as described above, arranged in a matrix of at least one row and at least one column.
In at least one embodiment, an integrated circuit device is provided that comprises the semiconductor memory array, as described above, and circuitry configured to determine whether the semiconductor memory array, or a portion of the semiconductor memory array, has been idle for a time period equal to or greater than a predetermined time period.
In at least one embodiment, the floating body comprises a bipolar memory device.
In another aspect of the present invention, a semiconductor memory cell is provided that comprises: a silicon controlled rectifier device configured to store data when power is applied to the cell; and a non-volatile memory comprising a bipolar resistance change element.
In another aspect of the present invention, a method of operating semiconductor memory to function as volatile memory, while having the ability to retain stored data when power is discontinued to the semiconductor memory, as provided, the method including: storing data in a capacitorless transistor having a floating body configured to store data as charge therein when power is applied to the memory, wherein the floating body operates as a capacitorless DRAM cell or a bi-stable SRAM cell; and storing data in a bipolar resistance change element by configuring the bipolar resistance change element in one of a low resistivity state or a high resistivity state, wherein each of the resistivity states corresponds to a different data value, respectively.
In at least one embodiment, the method further includes restoring the data from the bipolar non-volatile memory to the floating body as volatile memory.
In at least one embodiment, the restoring comprises evacuating holes from the volatile memory when the bipolar non-volatile memory is in a low resistance state, but maintaining a presently existing charge in the volatile memory when the bipolar non-volatile memory is in a high resistance state.
In at least one embodiment, the restoring and maintaining are performed non-algorithmically.
In at least one embodiment, the method further includes, after restoring or maintaining data stored in the floating body, resetting the bipolar non-volatile memory to a predetermined resistivity state.
In at least one embodiment, the bipolar non-volatile memory comprises a bipolar resistive change element.
In another aspect of the present invention, a reference cell for comparing a potential stored in the reference cell to a reference potential value is provided, the reference cell comprising: a floating body having a first conductivity type selected from n-type conductivity type and p-type conductivity type; a first region having a second conductivity type selected from the n-type conductivity type and the p-type conductivity type and being different from the first conductivity type; a second region having the first conductivity type and being relatively more heavily doped than the floating body; and a sense line terminal electrically connected to the second region and configured to be electrically connected to a structure providing the reference value.
In another aspect of the present invention, a reference cell is provided that comprises: a memory cell region comprising: a floating body having a first conductivity type selected from n-type conductivity type and p-type conductivity type; a first region having a second conductivity type selected from the n-type conductivity type and the p-type conductivity type and being different from the first conductivity type; and a second region having the second conductivity and being separated from the first region by the floating body; and a reference cell region comprising: the floating body; a third region having the first conductivity type and being separated from the first and second regions by the floating body; a fourth region having the first conductivity type and being separated from the first, second and third regions by the floating body; and being relatively more heavily doped than the floating body; and a sense line terminal electrically connected to one or both of the third and fourth regions, the sense line terminal being configured to be electrically connected to a reference value for comparison of the reference value with a potential of the floating body.
In at least one embodiment, the reference cell further comprising a second sense line terminal connected to the other of the third and fourth regions.
These and other features of the invention will become apparent to those persons skilled in the art upon reading the details of the memory cells, arrays, integrated circuits and methods as more fully described below.
Before the present cells, arrays and methods are described, it is to be understood that this invention is not limited to particular embodiments described, as such may, of course, vary. It is also to be understood that the terminology used herein is for the purpose of describing particular embodiments only, and is not intended to be limiting, since the scope of the present invention will be limited only by the appended claims.
Where a range of values is provided, it is understood that each intervening value, to the tenth of the unit of the lower limit unless the context clearly dictates otherwise, between the upper and lower limits of that range is also specifically disclosed. Each smaller range between any stated value or intervening value in a stated range and any other stated or intervening value in that stated range is encompassed within the invention. The upper and lower limits of these smaller ranges may independently be included or excluded in the range, and each range where either, neither or both limits are included in the smaller ranges is also encompassed within the invention, subject to any specifically excluded limit in the stated range. Where the stated range includes one or both of the limits, ranges excluding either or both of those included limits are also included in the invention.
Unless defined otherwise, all technical and scientific terms used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. Although any methods and materials similar or equivalent to those described herein can be used in the practice or testing of the present invention, the preferred methods and materials are now described. All publications mentioned herein are incorporated herein by reference to disclose and describe the methods and/or materials in connection with which the publications are cited.
It must be noted that as used herein and in the appended claims, the singular forms “a”, “an”, and “the” include plural referents unless the context clearly dictates otherwise. Thus, for example, reference to “a cell” includes a plurality of such cells and reference to “the array” includes reference to one or more arrays and equivalents thereof known to those skilled in the art, and so forth.
The publications discussed herein are provided solely for their disclosure prior to the filing date of the present application. Nothing herein is to be construed as an admission that the present invention is not entitled to antedate such publication by virtue of prior invention. Further, the dates of publication provided may be different from the actual publication dates which may need to be independently confirmed.
Definitions
The terms “shadowing” “shadowing operation” and “shadowing process” refer to a process of copying the contents of volatile memory to non-volatile memory.
“Restore”, “restore operation”, or “restore process”, as used herein, refers to a process of copying the contents of non-volatile memory to volatile memory.
“Reset”, “reset operation”, or “reset process”, as used herein, refers to a process of setting non-volatile memory to a predetermined state.
Description
During a backup operation, the content of the volatile memory is copied to the non-volatile memory while power is maintained to the volatile memory so that the content of the volatile memory also remains in volatile memory. Alternatively, because the volatile memory operation consumes more power than the non-volatile storage of the contents of the volatile memory, the device can be configured to perform the shadowing process anytime the device has been idle for at least a predetermined period of time, thereby transferring the contents of the volatile memory into non-volatile memory and conserving power. As one example, the predetermined time period can be about thirty seconds, but of course, the invention is not limited to this time period, as the device could be programmed with virtually any predetermined time period.
After the content of the volatile memory has been moved during a shadowing operation to nonvolatile memory, the shutdown of the memory device occurs, as power is no longer supplied to the volatile memory. At this time, the memory device retains the stored data in the nonvolatile memory. Upon restoring power at event 108, the content of the nonvolatile memory is restored by transferring the content of the non-volatile memory to the volatile memory in a process referred to herein as the “restore” process, after which, upon resetting the memory device at event 110, the memory device may be reset to the initial state (event 102), where the nonvolatile memory is placed in a predetermined state, and again operates in a volatile mode, like an SRAM or DRAM memory device, event 104.
Substrate 12 has a surface 14 and includes a buried layer 22 of a second conductivity type, such as n-type conductivity type. Buried layer region 22 may be formed using any suitable process and/or method performed on the material of substrate 12, illustrative, non-exclusive examples of which include ion implantation process and/or epitaxial growth.
Memory cell 50 includes a first region 16 having a second conductivity type, such as n-type conductivity type, that is formed in substrate 12, and a second region 18 having a second conductivity type, that is formed in substrate 12 and spaced apart from the first region 16. First and second regions 16 and 18, respectively, are exposed at surface 14 and may be formed using any suitable method and/or process, illustrative, non-exclusive examples of which include ion implantation, solid state diffusion, and/or epitaxial growth.
A floating body region 24 of the substrate 12 having a first conductivity type, such as p-type conductivity type, is bounded by surface 14, first and second regions 16 and 18, buried layer 22, and insulating layer 26. The floating body region 24 may be formed using any suitable method and/or process such as ion implantation, solid state diffusion, and/or epitaxial growth. Insulating layer 26 may be formed from any suitable insulating and/or dielectric materials, illustrative, one non-exclusive example of which includes silicon dioxide. Insulating layers 26 may insulate cell 50 from neighboring cells 50 when multiple cells 50 are joined in an array 80 to form a memory device 90, an example of which is illustrated in
A gate 60 may be positioned in between regions 16 and 18, and above the surface 14. Gate 60 is insulated from surface 14 by an insulating layer 62. Insulating layer 62 may be formed from any suitable dielectric material, illustrative, non-exclusive examples of which include silicon oxide, high-K dielectric materials, tantalum peroxide, titanium oxide, zirconium oxide, hafnium oxide, and/or aluminum oxide. Gate 60 may be made from any suitable conductive material, illustrative, non-exclusive examples of which include a polysilicon material, a metal gate electrode, tungsten, tantalum, titanium and/or their nitrides.
A resistive change memory element 40 is positioned above one of the regions having second conductivity type. The resistive change memory element is shown as a variable resistor in
As discussed in more detail herein, the conductivity types described above are exemplary conductivity types and other conductivity types and/or relative conductivity types are also within the scope of the present disclosure. As an illustrative, non-exclusive example, memory cell 50 may have and/or include a p-type conductivity type as the first conductivity type and n-type conductivity type as the second conductivity type.
Substrate 12 is present at all locations under array 80 (see
A non-limiting embodiment of a memory cell is shown in
In
Also inherent in memory device 50 is bipolar device 30c, formed by source line region 16, floating body 24, and bit line region 18. For drawings clarity, bipolar device 30c is shown separately in
In memory cell 50, the current may flow in either direction, from the bit line region 18 (connected to the BL terminal 74) to the source line region 16 (connected to the SL terminal 72), or vice versa. The MOS transistor 20 may also be asymmetric, as described for example in U.S. application Ser. No. 13/244,899 “Asymmetric Semiconductor Memory Device Having Electrically Floating Body Transistor” (“Widjaja-3”), which is hereby incorporated herein, in its entirety, by reference thereto. An asymmetric cell may conduct different amounts of current, depending on the direction of the current flow.
When power is applied to memory cell 50, memory cell 50 stores its states in floating body region 24 and may operate like a capacitorless DRAM cell, with only one stable floating body state in a memory cell (for example as described in “A Capacitor-less 1T-DRAM Cell”, S. Okhonin et al., pp. 85-87, IEEE Electron Device Letters, vol. 23, no. 2, February 2002 (“Okhonin-1”), “Memory Design Using One-Transistor Gain Cell on SOI”, T. Ohsawa et al., pp. 152-153, Tech. Digest, 2002 IEEE International Solid-State Circuits Conference, February 2002 (“Ohsawa-1”), “Further Insight Into the Physics and Modeling of Floating-Body Capacitorless DRAMs”, A. Villaret et al., pp. 2447-2454, IEEE Transactions on Electron Devices, vol. 52, no. 11, November 2005 (“Villaret”), “Scaled 1T-Bulk Devices Built with CMOS 90 nm Technology for Low-cost eDRAM Applications”, R. Ranica, et al., pp. 38-41, Tech. Digest, Symposium on VLSI Technology, 2005 (“Ranica”), and “Simulation of Intrinsic Bipolar Transistor Mechanisms for future capacitor-less eDRAM on bulk substrate”, R. Pulicani et al., pp. 966-969, 2010 17th IEEE International Conference on Electronics, Circuits, and Systems, December 2010 (“Pulicani”), which are hereby incorporated herein, in their entireties, by reference thereto), or a bi-stable SRAM cell, where more than one stable state exists for each memory cell (for example as described in U.S. Patent Application Publication No. 2010/00246284 to Widjaja et al., titled “Semiconductor Memory Having Floating Body Transistor and Method of Operating” (“Widjaja-1”) and U.S. Patent Application Publication No. 2010/0034041, “Method of Operating Semiconductor Memory Device with Floating Body Transistor Using Silicon Controlled Rectifier Principle” (“Widjaja-2”), which are both hereby incorporated herein, in their entireties, by reference thereto). In at least one embodiment, the non-volatile memory element is initialized to have a low resistivity state.
Several operations may be performed on memory cell 50 during the volatile operation, such as holding, read, write logic-1, and write logic-0 operations.
In one embodiment the bias conditions for the holding operation on memory cell 50 are: 0 volts is applied to WL terminal 70, 0 volts is applied to BL terminal 74, 0 volts is applied to SL terminal 72, a positive voltage, for example, +1.2 volts is applied to BW terminal 76, and 0 volts is applied to the substrate terminal 78. In other embodiments, different voltages may be applied to the various terminals of memory cell 50 and the exemplary voltages described are not limiting.
If floating body 24 is neutrally charged (the voltage on floating body 24 being equal to the voltage on grounded bit line region 18), a state corresponding to logic-0, no (or low) current will flow through the n-p-n bipolar devices 30a and 30b. The bipolar devices 30a and 30b will remain off and no impact ionization occurs. Consequently memory cells in the logic-0 state will remain in the logic-0 state.
In the holding operation described with regard to
An alternative holding operation employing the intrinsic silicon controlled rectifier (SCR) device of memory cell, as described for example in Widjaja-2, may also be performed on memory array 80.
The amount of charge stored in the floating body 24 can be sensed by monitoring the cell current of the memory cell 50. If the memory cell is in a logic-1 state having holes in the floating body region 24, then the memory cell will have a lower threshold voltage (gate voltage where the transistor is turned on), and consequently a higher cell current, compared to when the floating body memory cell 50 is in a logic-0 state having no holes in the floating body region 24.
In one embodiment the bias conditions for the read operation for memory cell 50 are: +1.2 volts is applied to WL terminal 70, +0.4 volts is applied to BL terminal 74, 0.0 volts is applied to SL terminal 72, +1.2 volts is applied to BW terminal 76, and 0.0 volts is applied to the substrate terminal 78. In other embodiments, different voltages may be applied to the various terminals of memory cell 50 and the exemplary voltages described are not limiting. The positive voltage applied to BL terminal 74 may be less than the positive voltage applied to WL terminal 70, in which the difference in the threshold voltage of the memory cell 50 is employed to represent the state of the memory cell 50. The positive voltage applied to BL terminal 74 may also be greater than or equal to the positive voltage applied to WL terminal 70 and may generate an electric field sufficiently high to trigger the bipolar read mechanism.
A sensing circuit typically connected to BL terminal 74 can be used to determine the data state of the memory cell 50. Any sensing scheme known in the art can be used in conjunction with memory cell 50. For example, the sensing schemes disclosed in Ohsawa-1, Ohsawa-2, and/or Widjaja-3 are incorporated by reference herein in their entireties.
In one particular non-limiting embodiment, about +1.2 volts is applied to the selected WL terminal 70, about +1.2 volts is applied to the selected BL terminal 74, about 0.0 volts is applied to SL terminal 72, about 0.0 volts or +1.2 volts is applied to BW terminal 76, and about 0.0 volts is applied to substrate terminal 78; while about 0.0 volts is applied to the unselected WL terminals 70, unselected BL terminals 74, unselected SL terminals, and substrate terminal 78, and 0.0 volts or +1.2 volts is applied to BW terminal 76. These voltage levels are exemplary only and may vary from embodiment to embodiment. Thus the exemplary embodiments, features, bias levels, etc., described are not limiting.
The positive bias applied to the selected BL terminal 74 will result in a depletion region around the bit line region 18. This effect is sometimes referred to as drain induced barrier lowering (DIBL). As a result, carriers (e.g. electrons) will flow through the selected memory cell 50a from the SL terminal 72a to the BL terminal 74a. Electrons will be accelerated in the pinch-off region (defined as the region near the surface 14 where the channel concentration is equal to the bulk doping concentration) of the MOS device 20, creating hot carriers (electron and hole pairs) in the vicinity of the bit line region 18. The generated holes will then flow into the floating body 24, putting the cell 50a to the logic-1 state.
In one particular non-limiting embodiment, about −1.2 volts is applied to the selected WL terminal 70a, about +1.2 volts is applied to the selected BL terminal 74a, about 0.0 volts is applied to SL terminal 72a, about 0.0 volts or +1.2 volts is applied to BW terminal 76a, and about 0.0 volts is applied to substrate terminal 78; while about 0.0 volts is applied to the unselected WL terminals 70, unselected BL terminals 74, unselected SL terminals, and substrate terminal 78, and 0.0 volts or +1.2 volts is applied to BW terminal 76. These voltage levels are exemplary only may vary from embodiment to embodiment. Thus the exemplary embodiments, features, bias levels, etc., described are not limiting.
The negative charge on the gate 60 (connected to WL terminal 70) and the positive voltage on bit line region 18 (connected to BL terminal 74) create a strong electric field (for example, about 106 V/cm in silicon, as described in “Physics of Semiconductor Devices”, Sze S. M. and Ng K. K. (“Sze”), p. 104, hereby incorporated herein, by reference thereto) between the bit line region 18 and the floating body region 24 in the proximity of gate 60. This bends the energy band sharply upward near the gate and bit line junction overlap region, causing electrons to tunnel from the valence band to the conduction band, leaving holes in the valence band. The electrons which tunnel across the energy band become the drain leakage current, while the holes are injected into floating body region 24 and become the hole charge that creates the logic-1 state.
In one particular non-limiting embodiment, about −1.2 volts is applied to selected SL terminal 72a, about 0.0 volts is applied to WL terminal 70a, about 0.0 volts is applied to BL terminal 74a, about 0.0 volts or +1.2 volts is applied to BW terminal 76a, and about 0.0 volts is applied to substrate terminal 78, while zero voltage is applied to the unselected SL terminals 72, zero voltage bias is applied to the unselected WL terminals 70, zero or positive bias is applied to the BW terminal 76, and zero voltage bias is applied to the substrate 78. These voltage levels are exemplary only and may vary from embodiment to embodiment. Thus the exemplary embodiments, features, bias levels, etc., described are not limiting.
To reduce undesired write logic-0 disturb to other memory cells 50 in a memory array 80, the applied potential can be optimized as follows: if the floating body 24 potential of state logic-1 is referred to as VFB1, then the voltage applied to the WL terminal 70a is configured to increase the floating body 24 potential by VFB1/2 while −VFB1/2 is applied to BL terminal 74a. Additionally, either ground or a slightly positive voltage may also be applied to the BL terminals 74 of unselected memory cells 50 that do not share the same BL terminal 74a as the selected memory cell 50a, while a negative voltage may also be applied to the WL terminals 70 of unselected memory cells 50 that do not share the same WL terminal 70a as the selected memory cell 50a.
As illustrated in
When power down is detected, e.g., when a user turns off the power to cell 50, or the power is inadvertently interrupted, or for any other reason, power is at least temporarily discontinued to cell 50, data stored in the floating body region 24 is transferred to the resistance change memory 40. This operation is referred to as “shadowing” and is described with reference to
To perform a shadowing operation, a positive voltage is applied to the SL terminal 72, a positive voltage is applied to the WL terminal 70, zero voltage is applied to the BL terminal 74, zero or positive voltage is applied to the BW terminal 76, and zero voltage is applied to the substrate terminal 78. The positive voltage applied to the WL terminal 70 is between the threshold voltage of the memory cell 50 in a logic-1 state and the threshold voltage of the memory cell in a logic-0 state. The positive voltage applied to the SL terminal 72 generates an electric field sufficiently high enough to trigger an impact ionization mechanism to further increase the current flow through the memory cell 50.
When the memory cell 50 is in a logic-1 state, current will flow through the memory cell 50 from the SL terminal 72 to the BL terminal 74 and pass through resistance change memory element 46 from the top electrode 48 to the bottom electrode 44. The current flow through the memory element 46 is sufficient to switch the state of the resistance change memory 40 from a low resistivity state to a high resistivity state. Accordingly, the non-volatile resistance change memory 40 will be in a high resistivity state when the volatile memory of cell 50 is in a logic-1 state (i.e. floating body 24 is positively charged).
When the memory cell 50 is in a logic-0 state, no (or low) current will flow through the memory cell 50 because of the higher threshold voltage of the memory cell 50. Consequently, no (or low) current will flow through the resistance change memory element 46, and the resistance change memory 40 will remain in a low resistivity state. Accordingly, the non-volatile resistance change memory 40 will be in a low resistivity state when the volatile memory of cell 50 is in a logic-0 state (i.e. floating body region 24 is neutral).
In one particular non-limiting example of this embodiment, about +1.2 volts is applied to SL terminal 72, about +0.6 volts is applied to WL terminal 70, about 0.0 volts is applied to BL terminal 74, about +1.2 volts is applied to BW terminal 76, and about 0.0 volts is applied to substrate terminal 78.
Note that this process occurs non-algorithmically, as the state of the floating body 24 does not have to be read, interpreted, or otherwise measured to determine what state to write the non-volatile resistance change memory 40 to. Rather, the shadowing process occurs automatically, driven by electric potential differences. Accordingly, this process is orders of magnitude faster than one that requires algorithmic intervention. In addition, no control circuitry, such as a memory controller, is required between the volatile memory component and the non-volatile memory component, allowing for a close proximity between the floating body transistor 20 and the resistance change element 40, as shown in
Alternatively, a shadowing operation using intrinsic bipolar transistor 30b as the selection device to govern the switching (or non-switching) of the resistance change element 40 by applying the following bias conditions: a positive voltage is applied to the SL terminal 72, zero voltage is applied to the BW terminal 76, and zero voltage is applied to the substrate terminal 78. Zero voltage can be applied to WL terminal 70 and BL terminal 74, or these terminals may be left floating.
When the memory cell 50 is in a logic-1 state, current will flow through the memory cell 50 from the SL terminal 72 to the BW terminal 76 and pass through resistance change memory element 46 from the top electrode 48 to the bottom electrode 44. The current flow through the memory element 46 is sufficient to switch the state of the resistance change memory 40 from a low resistivity state to a high resistivity state. Accordingly, the non-volatile resistance change memory 40 will be in a high resistivity state when the volatile memory of cell 50 is in a logic-1 state (i.e. floating body 24 is positively charged). When the memory cell 50 is in a logic-0 state, no (or low) current will flow through the memory cell 50 because the low potential of the floating body region 24 will turn off bipolar transistor 30b. Consequently, no (or low) current will flow through the resistance change memory element 46, and the resistance change memory 40 will remain in a low resistivity state. Accordingly, the non-volatile resistance change memory 40 will be in a low resistivity state when the volatile memory of cell 50 is in a logic-0 state (i.e. floating body region 24 is neutral).
In one particular non-limiting example of this embodiment, about +1.2 volts is applied to SL terminal 72, about 0.0 volts is applied to BW terminal 76, and about 0.0 volts is applied to substrate terminal 78, while WL terminal 70 and BL terminal 74 are left floating.
When power is restored to cell 50, the state of the cell 50 as stored on the non-volatile resistance change memory 40 is restored into floating body region 24. The restore operation (data restoration from non-volatile memory to volatile memory) is described with reference to
These conditions will result in band-to-band tunneling hole injection into the floating body 24. However, if the resistance change memory is in a low resistivity state, the negative voltage applied to the SL terminal 72 will evacuate holes in the floating body 24 because the p-n junction formed by the floating body 24 and the source line region 16 is forward-biased. Consequently, the volatile memory state of memory cell 50 will be restored to a logic-0 state upon completion of the restore operation, restoring the state that the memory cell 50 held prior to the shadowing operation.
If the resistance change memory 40 is in a high resistivity state, a larger voltage drop will develop across the resistance change memory 40 and no (or low) current flows through the resistance change memory 40, hence the holes accumulated in the floating body 24 will not be evacuated. As a result, the memory logic-1 state that the memory cell 50 held prior to the shadowing operation will be restored.
In one particular non-limiting example of this embodiment, about −1.2 volts is applied to the SL terminal 72, about +1.2 volts is applied to terminal 74, about −1.2 volts is applied to terminal 70, about +1.2 volts is applied to terminal 76, and about 0.0 volts is applied to the substrate terminal 78. However, these voltage levels may vary, while maintaining the relative relationships between the charges applied, as described above.
Note that this process occurs non-algorithmically, as the state of the non-volatile resistance change memory 40 does not have to be read, interpreted, or otherwise measured to determine what state to restore the floating body 24 to. Rather, the restoration process occurs automatically, driven by resistivity state differences. Accordingly, this process is orders of magnitude faster than one that requires algorithmic intervention. In addition, no control circuitry, such as a memory controller, is required between the volatile memory component and the non-volatile memory component, allowing for a close proximity between the floating body transistor 20 and the resistance change element 40, as shown in
After restoring the memory cell(s) 50, the resistance change memory(ies) 40 is/are reset to a predetermined state, e.g., a low resistivity state, so that each resistance change memory 40 has a known state prior to performing another shadowing operation.
When the memory cell 50 is in a logic-1 state, current will flow through the memory cell 50 from the BL terminal 74 to the SL terminal 72 and pass through resistance change memory element 46 from the bottom electrode 44 to the top electrode 48. The current flow through the memory element 46 is sufficient to switch the state of the resistance change memory 40 from a high resistivity state to a low resistivity state. Accordingly, the non-volatile resistance change memory 40 will be in a low resistivity state when the volatile memory of cell 50 is in a logic-1 state (i.e. floating body 24 is positively charged). Note that the current flow (or voltage difference between the top electrode and bottom electrode of the resistance change memory 40) direction during the reset operation is the opposite of that during the shadowing operation. The floating body transistor 20 allows for current flow in both directions, depending on the mode of operations of the memory cell 50.
When the memory cell 50 is in a logic-0 state, no (or low) current will flow through the memory cell 50 because of the higher threshold voltage of the memory cell 50. Consequently, no (or low) current will flow through the resistance change memory element 46 and the resistance change memory 40 will remain in a low resistivity state. Accordingly, the non-volatile resistance change memory 40 will be in a low resistivity state when the volatile memory of cell 50 is in a logic-0 state (i.e. floating body region 24 is neutral).
In one particular non-limiting example of this embodiment, about 0.0 volts is applied to SL terminal 72, about +0.6 volts is applied to WL terminal 70, about +1.2 volts is applied to BL terminal 74, about +1.2 volts is applied to BW terminal 76, and about 0.0 volts is applied to substrate terminal 78.
Alternatively, a reset operation using intrinsic bipolar transistor 30b as the selection device to govern the switching (or non-switching) of the resistance change element 40 by applying the following bias conditions: a positive voltage is applied to the BW terminal 76, zero voltage is applied to the SL terminal 72, and zero voltage is applied to the substrate terminal 78. Zero voltage can be applied to WL terminal 70 and BL terminal 74, or these terminals may be left floating.
When the memory cell 50 is in a logic-1 state, current will flow through the memory cell 50 from the BW terminal 76 to the SL terminal 72 and pass through resistance change memory element 46 from the bottom electrode 44 to the top electrode 48. The current flow through the memory element 46 is sufficient to switch the state of the resistance change memory 40 from a high resistivity state to a low resistivity state. Accordingly, the non-volatile resistance change memory 40 will be in a low resistivity state when the volatile memory of cell 50 is in a logic-1 state (i.e. floating body 24 is positively charged). Note that the current flow (or voltage difference between the top electrode and bottom electrode of the resistance change memory 40) direction during the reset operation is the opposite of that during the shadowing operation. The bipolar transistor 30b allows for current flow in both directions, depending on the mode of operations of the memory cell 50.
When the memory cell 50 is in a logic-0 state, no (or low) current will flow from the BW terminal 76 to the SL terminal 72 because the low potential of the floating body region 24 will turn off bipolar transistor 30b. Consequently, no (or low) current will flow through the resistance change memory element 46 and the resistance change memory 40 will remain in a low resistivity state. Accordingly, the non-volatile resistance change memory 40 will be in a low resistivity state when the volatile memory of cell 50 is in a logic-0 state (i.e. floating body region 24 is neutral).
In one particular non-limiting example of this embodiment, about 0.0 volts is applied to SL terminal 72, about +1.2 volts is applied to BW terminal 76, and about 0.0 volts is applied to substrate terminal 78, while WL terminal 70 and BL terminal 74 are left floating.
Memory cell 50 may alternatively be fabricated on a silicon-on-insulator (SOI) substrate as illustrated in
In addition, memory cell 50 may alternatively comprise a three-dimensional structure as shown in
In another alternative embodiment, memory cell 50 may be insulated from neighboring memory cells 50 by an insulating layer 26 and a shallower insulating layer 28, as shown in
In another alternative embodiment, the initial state of the resistance change memory element 40 may be in a high resistivity state. In this embodiment, due to the a high resistance memory element 40 electrically connected to the SL terminal 72, the volatile operation of memory cell 50 may employ the silicon controlled rectifier (SCR) principle as described, for example, in Widjaja-2, or the half-transistor floating body memory cell described, for example, in Widjaja-4 and Widjaja-5. The volatile operation of memory cell 50 will utilize WL terminal 70, BL terminal 74, BW terminal 76, and substrate terminal 78.
To perform a shadowing operation, a positive voltage is applied to the BL terminal 74, a positive voltage is applied to the WL terminal 70, zero voltage is applied to the SL terminal 72, zero or positive voltage is applied to the BW terminal 76, and zero voltage is applied to the substrate terminal 78. The positive voltage applied to the WL terminal 70 is between the threshold voltage of the memory cell 50 in a logic-1 state and the threshold voltage of the memory cell in a logic-0 state. The positive voltage applied to the BL terminal 74 generates an electric field sufficiently high enough to trigger an impact ionization mechanism to further increase the current flow through the memory cell 50.
When the memory cell 50 is in a logic-1 state, current will flow through the memory cell 50 from the BL terminal 74 to the SL terminal 72 and pass through resistance change memory element 46 from the bottom electrode 44 to the top electrode 48. The current flow through the memory element 46 is sufficient to switch the state of the resistance change memory 40 from a high resistivity state to a low resistivity state. Accordingly, the non-volatile resistance change memory 40 will be in a low resistivity state when the volatile memory of cell 50 is in a logic-1 state (i.e. floating body 24 is positively charged).
When the memory cell 50 is in a logic-0 state, no (or low) current will flow through the memory cell 50 because of the higher threshold voltage of the memory cell 50. Consequently, no (or low) current will flow through the resistance change memory element 46 and the resistance change memory 40 will remain in a low resistivity state. Accordingly, the non-volatile resistance change memory 40 will remain in a high resistivity state when the volatile memory of cell 50 is in a logic-0 state (i.e. floating body region 24 is neutral).
In one particular non-limiting example of this embodiment, about 0.0 volts is applied to SL terminal 72, about +0.6 volts is applied to WL terminal 70, about +1.2 volts is applied to BL terminal 74, about +1.2 volts is applied to BW terminal 76, and about 0.0 volts is applied to substrate terminal 78.
Note that this process occurs non-algorithmically, as the state of the floating body 24 does not have to be read, interpreted, or otherwise measured to determine what state to write the non-volatile resistance change memory 40 to. Rather, the shadowing process occurs automatically, driven by electric potential differences. Accordingly, this process is orders of magnitude faster than one that requires algorithmic intervention. In addition, no control circuitry, such as a memory controller, is required between the volatile memory component and the non-volatile memory component, allowing for a close proximity between the floating body transistor 20 and the resistance change element 40, as shown in
If resistance change memory element 40 is in a low resistivity state, these conditions will result in result in band-to-band tunneling hole injection into the floating body 24. However, if the resistance change memory is in a high resistivity state, the SL terminal 72 acts as an open circuit, and as a result, the electric field in the source line region 16 near the gate 60 is not sufficient to generate holes through band-to-band tunneling mechanism.
In one particular non-limiting example of this embodiment, about −1.2 volts is applied to the WL terminal 70, about +1.2 volts is applied to SL terminal 72, about 0.0 volts is applied to BL terminal 74, about +1.2 volts is applied to BW terminal 76, and about 0.0 volts is applied to substrate terminal 78.
Note that this process occurs non-algorithmically, as the state of the floating body 24 does not have to be read, interpreted, or otherwise measured to determine what state to write the non-volatile resistance change memory 40 to. Rather, the restore process occurs automatically, driven by electric potential differences. Accordingly, this process is orders of magnitude faster than one that requires algorithmic intervention. In addition, no control circuitry, such as a memory controller, is required between the volatile memory component and the non-volatile memory component, allowing for a close proximity between the floating body transistor 20 and the resistance change element 40, as shown in
To perform a reset operation, a positive voltage is applied to the SL terminal 72, a positive voltage is applied to the WL terminal 70, zero voltage is applied to the BL terminal 74, zero or positive voltage is applied to the BW terminal 76, and zero voltage is applied to the substrate terminal 78. The positive voltage applied to the WL terminal 70 is between the threshold voltage of the memory cell 50 in a logic-1 state and the threshold voltage of the memory cell in a logic-0 state. The positive voltage applied to the SL terminal 72 generates an electric field sufficiently high enough to trigger an impact ionization mechanism to further increase the current flow through the memory cell 50.
When the memory cell 50 is in a logic-1 state, current will flow through the memory cell 50 from the SL terminal 72 to the BL terminal 74 and pass through resistance change memory element 46 from the top electrode 48 to the bottom electrode 44. The current flow through the memory element 46 is sufficient to switch the state of the resistance change memory 40 from a low resistivity state to a high resistivity state.
When the memory cell 50 is in a logic-0 state, no (or low) current will flow through the memory cell 50 because of the higher threshold voltage of the memory cell 50. Consequently, no (or low) current will flow through the resistance change memory element 46 and the resistance change memory 40 will remain in a high resistivity state. Accordingly, all the non-volatile resistance change memory 40 will be initialized to a high resistivity state.
In one particular non-limiting example of this embodiment, about +1.2 volts is applied to SL terminal 72, about +0.6 volts is applied to WL terminal 70, about 0.0 volts is applied to BL terminal 74, about +1.2 volts is applied to BW terminal 76, and about 0.0 volts is applied to substrate terminal 78.
Note that this process occurs non-algorithmically, as the state of the floating body 24 does not have to be read, interpreted, or otherwise measured to determine what state to write the non-volatile resistance change memory 40 to. Rather, the reset process occurs automatically, driven by electric potential differences. Accordingly, this process is orders of magnitude faster than one that requires algorithmic intervention. In addition, no control circuitry, such as a memory controller, is required between the volatile memory component and the non-volatile memory component, allowing for a close proximity between the floating body transistor 20 and the resistance change element 40, as shown in
The integrated circuit device 90 may also comprise of a counter circuit 82, which may determine if a memory cell 50 (or a group of memory cells 50, the group may comprise of for example a row of memory cells 50 or a few rows of memory cells 50) is in volatile mode operation and has not been accessed for a certain period of time, for example, one second, although this predetermined time period may vary as a matter of design choice. Once the memory cell 50 is idle for greater than an elapsed time threshold (i.e., the predetermined time period), the memory cell 50 (or a group of memory cells 50) may be put into the non-volatile state through the shadowing operation. Since memory cell 50 does not require power to maintain its states, this operation thus results in a lower operating power of the integrated circuit device 90.
Substrate 12 has a surface 14 and includes a buried layer 22 of a second conductivity type, such as n-type conductivity type. Buried layer region 22 may be formed using any suitable process and/or method performed on the material of substrate 12, illustrative, non-exclusive examples of which include ion implantation process and/or epitaxial growth. Buried layer region 22 is bounded on the side by insulating layer 26. Insulating layer 26 may be formed from any suitable insulating and/or dielectric materials, one illustrative, non-exclusive example of which includes silicon dioxide.
Memory cell 35 includes a first region 16 having a second conductivity type, such as n-type conductivity type, that is formed in substrate 12, and a second region 18 having a second conductivity type, that is formed in substrate 12 and spaced apart from the first region 16. First and second regions 16 and 18, respectively, are exposed at surface 14 and may be formed using any suitable method and/or process, illustrative, non-exclusive examples of which include ion implantation, solid state diffusion, and/or epitaxial growth.
A floating body region 24 of the substrate 12 having a first conductivity type, such as p-type conductivity type, is bounded by surface 14, first and second regions 16 and 18, buried layer 22, and insulating layer 26. The floating body region 24 may be formed using any suitable method and/or process such as ion implantation, solid state diffusion, and/or epitaxial growth. Insulating layers 26 may insulate cell 35 from neighboring cells 35 when multiple cells 35 are joined in an array 80 to form a memory device 90 as illustrated in
A gate 60 may be positioned in between regions 16 and 18, and above the surface 14. Gate 60 is insulated from surface 14 by an insulating layer 62. Insulating layer 62 may be formed from any suitable dielectric material, illustrative, non-exclusive examples of which include silicon oxide, high-K dielectric materials, tantalum peroxide, titanium oxide, zirconium oxide, hafnium oxide, and/or aluminum oxide. Gate 60 may be made from any suitable conductive material, illustrative, non-exclusive examples of which include a polysilicon material, a metal gate electrode, tungsten, tantalum, titanium and/or their nitrides.
Cell 35 further includes a word line (WL) terminal 70 electrically connected to gate 60, a source line (SL) terminal 72 electrically connected to region 16, a bit line (BL) terminal 74 electrically connected to region 18, and a substrate terminal 78 electrically connected to substrate 12. The floating body region 24 and buried layer region 22 are not connected to any terminals and may be considered floating.
As discussed in more detail herein, the conductivity types described above are exemplary conductivity types and other conductivity types and/or relative conductivity types are also within the scope of the present disclosure. As an illustrative, non-exclusive example, memory cell 35 may have and/or include a p-type conductivity type as the first conductivity type and n-type conductivity type as the second conductivity type.
Also inherent in memory device 35 is bipolar device 30c, formed by source line region 16, floating body 24, and bit line region 18. For drawings clarity, bipolar device 30c is shown separately in
In memory cell 35, the current may flow in either direction, from the bit line region 18 (connected to the BL terminal 74) to the source line region 16 (connected to the SL terminal 72), or vice versa. The MOS transistor 20 may also be asymmetric, as described for example in U.S. application Ser. No. 13/244,899 “Asymmetric Semiconductor Memory Device Having Electrically Floating Body Transistor” (“Widjaja-3”), which is hereby incorporated herein, in its entirety, by reference thereto. An asymmetric cell may conduct different amounts of current, depending on the direction of the current flow.
Several operations may be performed on memory cell 35 during, such as holding, read, write logic-1, and write logic-0 operations.
If cell 35 is in logic-1 having holes in the floating body region 24, the SCR devices 30a or 30b formed by substrate 12, buried layer 22, floating body region 24, and source line region 16 or bit line region 18 will be turned on, thereby maintaining logic-1 state. Memory cells in logic-0 state will remain turned off since the potential of the floating body region 24 is not high enough for the SCR device 30a or 30b to conduct. Accordingly these cells maintain the logic-0 data. In this manner, a memory array 80 comprising of a plurality of memory cells 35 may be maintained by applying a positive bias to the substrate terminal 78.
In one embodiment the bias conditions for the holding operation on memory cell 35 are: 0 volts is applied to WL terminal 70, 0 volts is applied to BL terminal 74, 0 volts is applied to SL terminal 72, a positive voltage, for example, +1.2 volts is applied to the substrate terminal 78. In other embodiments, different voltages may be applied to the various terminals of memory cell 35 and the exemplary voltages described are not limiting.
In another embodiment, a memory array 80 comprising of a plurality of memory cells 35 may be refreshed by periodically applying a positive voltage pulse through the substrate terminal 78. An example of a refresh scheme is shown in
The amount of charge stored in the floating body 24 can be sensed by monitoring the cell current of the memory cell 35. If the memory cell is in a logic-1 state having holes in the floating body region 24, then the memory cell 35 will have a lower threshold voltage (gate voltage where the transistor is turned on), and consequently a higher cell current, compared to when the floating body memory cell 35 is in logic-0 state having no holes in the floating body region 24.
In one embodiment the bias conditions for the read operation for memory cell 35 are: +1.2 volts is applied to WL terminal 70, +0.4 volts is applied to BL terminal 74, 0.0 volts is applied to SL terminal 72, and 0.0 volts or +1.2 volts is applied to the substrate terminal 78. In other embodiments, different voltages may be applied to the various terminals of memory cell 35 and the exemplary voltages described are not limiting. The positive voltage applied to BL terminal 74 may be less than the positive voltage applied to WL terminal 70, in which the difference in the threshold voltage of the memory cell 35 is employed to represent the state of the memory cell 35. The positive voltage applied to BL terminal 74 may also be greater than or equal to the positive voltage applied to WL terminal 70 and generates an electric field sufficiently high enough to trigger the bipolar read mechanism.
A sensing circuit typically connected to BL terminal 74 can be used to determine the data state of the memory cell 35. Any sensing scheme known in the art can be used in conjunction with memory cell 35. For example, the sensing schemes disclosed in Ohsawa-1, Ohsawa-2, and/or Widjaja-3 are incorporated by reference herein in their entireties.
In one particular non-limiting embodiment, about +1.2 volts is applied to the selected WL terminal 70, about +1.2 volts is applied to the selected BL terminal 74, about 0.0 volts is applied to SL terminal 72, and about 0.0 volts or +1.2 volts is applied to substrate terminal 78; while about 0.0 volts is applied to the unselected WL terminals 70, unselected BL terminals 74, unselected SL terminals, and 0.0 volts or +1.2 volts is applied to the unselected substrate terminal 78. These voltage levels are exemplary only and may vary from embodiment to embodiment. Thus the exemplary embodiments, features, bias levels, etc., described are not limiting.
The positive bias applied to the selected BL terminal 74a will result in a depletion region around the bit line region 18. This effect is sometimes referred to as drain induced barrier lowering (DIBL). As a result, carriers (e.g. electrons) will flow through the selected memory cell 35a from the SL terminal 72a to the BL terminal 74a. Electrons will be accelerated in the pinch-off region (defined as the region near the surface 14 where the channel concentration is equal to the bulk doping concentration) of the MOS device 20, creating hot carriers (electron and hole pairs) in the vicinity of the bit line region 18. The generated holes will then flow into the floating body 24, putting the cell 35a to the logic-1 state.
In one particular non-limiting embodiment, about −1.2 volts is applied to the selected WL terminal 70a, about +1.2 volts is applied to the selected BL terminal 74a, about 0.0 volts is applied to SL terminal 72a, about 0.0 volts or +1.2 volts is applied to substrate terminal 78a; while about 0.0 volts is applied to the unselected WL terminals 70, unselected BL terminals 74, unselected SL terminals, and 0.0 volts or +1.2 volts is applied to substrate terminal 78. These voltage levels are exemplary only may vary from embodiment to embodiment. Thus the exemplary embodiments, features, bias levels, etc., described are not limiting.
The negative charge on the gate 60 (connected to WL terminal 70) and the positive voltage on bit line region 18 (connected to BL terminal 74) create a strong electric field (for example, about 106 V/cm in silicon, as described in “Physics of Semiconductor Devices”, Sze S. M. and Ng K. K. (“Sze”), p. 104, hereby incorporated herein, by reference thereto) between the bit line region 18 and the floating body region 24 in the proximity of gate 60. This bends the energy band sharply upward near the gate and bit line junction overlap region, causing electrons to tunnel from the valence band to the conduction band, leaving holes in the valence band. The electrons which tunnel across the energy band become the drain leakage current, while the holes are injected into floating body region 24 and become the hole charge that creates the logic-1 state.
In one particular non-limiting embodiment, about −1.2 volts is applied to selected SL terminal 72a, about 0.0 volts is applied to WL terminal 70a, about 0.0 volts is applied to BL terminal 74a, about 0.0 volts or +1.2 volts is applied to substrate terminal 78a, while zero voltage is applied to the unselected SL terminals 72, zero voltage bias is applied to the unselected WL terminals 70, zero or positive bias is applied to the substrate 78. These voltage levels are exemplary only and may vary from embodiment to embodiment. Thus the exemplary embodiments, features, bias levels, etc., described are not limiting.
To reduce undesired write logic-0 disturb to other memory cells 35 in a memory array 80, the applied potential can be optimized as follows: if the floating body 24 potential of state logic-1 is referred to as VFB1, then the voltage applied to the WL terminal 70a is configured to increase the floating body 24 potential by VFB1/2 while −VFB1/2 is applied to BL terminal 74a. Additionally, either ground or a slightly positive voltage may also be applied to the BL terminals 74 of unselected memory cells 35 that do not share the same BL terminal 74a as the selected memory cell 35a, while a negative voltage may also be applied to the WL terminals 70 of unselected memory cells 35 that do not share the same WL terminal 70a as the selected memory cell 35a.
As illustrated in
Substrate 12 has a surface 14 and includes a buried layer 22 of a second conductivity type, such as n-type conductivity type. Buried layer region 22 may be formed using any suitable process and/or method performed on the material of substrate 12, illustrative, non-exclusive examples of which include ion implantation processing and/or epitaxial growth processing. Buried layer region 22 is bounded on the side by insulating layer 26. Insulating layer 26 may be formed from any suitable insulating and/or dielectric materials, one illustrative, non-exclusive example of which includes silicon dioxide.
Memory cell 150 includes a first region 16 having a second conductivity type, such as n-type conductivity type, that is formed in substrate 12, and a second region 18 having a second conductivity type, that is formed in substrate 12 and spaced apart from the first region 16. First and second regions 16 and 18, respectively, are exposed at surface 14 and may be formed using any suitable method and/or process, illustrative, non-exclusive examples of which include ion implantation, solid state diffusion, and/or epitaxial growth processes.
A floating body region 24 of the substrate 12 having a first conductivity type, such as p-type conductivity type, is bounded by surface 14, first and second regions 16 and 18, buried layer 22, and insulating layer 26. The floating body region 24 may be formed using any suitable method and/or process such as ion implantation, solid state diffusion, and/or epitaxial growth. Insulating layer 26 may be formed from any suitable insulating and/or dielectric materials, one illustrative, non-exclusive example of which includes silicon dioxide. Insulating layers 26 may insulate cell 150 from neighboring cells 150 when multiple cells 150 are joined in an array 80 to form a memory device 90, an example of which is illustrated in
A gate 60 may be positioned in between regions 16 and 18, and above the surface 14. Gate 60 is insulated from surface 14 by an insulating layer 62. Insulating layer 62 may be formed from any suitable dielectric material, illustrative, non-exclusive examples of which include silicon oxide, high-K dielectric materials, tantalum peroxide, titanium oxide, zirconium oxide, hafnium oxide, and/or aluminum oxide. Gate 60 may be made from any suitable conductive material, illustrative, non-exclusive examples of which include a polysilicon material, a metal gate electrode, tungsten, tantalum, titanium and/or their nitrides.
A resistive change memory element 40 is positioned above one of the regions having second conductivity type. The resistive change memory element is shown as a variable resistor in
Cell 150 further includes a word line (WL) terminal 70 electrically connected to gate 60, a source line (SL) terminal 72 electrically connected to region 16, a bit line (BL) terminal 74 electrically connected to region 18, and a substrate terminal 78 electrically connected to substrate 12. Alternatively, the SL terminal 72 may be electrically connected to region 18 and BL terminal 74 may be electrically connected to region 16. The floating body region 24 and buried layer region 22 are not connected to any terminals and may be considered floating.
As discussed in more detail herein, the conductivity types described above are exemplary conductivity types and other conductivity types and/or relative conductivity types are also within the scope of the present disclosure. As an illustrative, non-exclusive example, memory cell 150 may have and/or include a p-type conductivity type as the first conductivity type and n-type conductivity type as the second conductivity type.
A non-limiting embodiment of the memory cell is shown in
Memory cell 150 has both volatile and non-volatile functionality similar to memory cell 50. A flowchart 100 describing the operation of memory cell 150 is shown in
When power is applied to memory cell 150, memory cell 150 stores its states in floating body region 24 and may operate like a capacitorless memory cell 35. In one embodiment, the non-volatile memory element is initialized to have a low resistivity state.
Several operations may be performed on memory cell 150 during the volatile operation, such as holding, read, write logic-1, and write logic-0 operations, following the principles of the operation of memory cell 35.
When power down is detected, e.g., when a user turns off the power to cell 150, or the power is inadvertently interrupted, or for any other reason, power is at least temporarily discontinued to cell 150, data stored in the floating body region 24 is transferred to the resistance change memory 40. This operation is referred to as “shadowing” and is described with reference to
To perform a shadowing operation, a positive voltage is applied to the substrate terminal 78, zero voltage is applied to the SL terminal 72, zero voltage is applied to the BL terminal 74, and zero voltage is applied to the WL terminal 70. The positive voltage applied to the substrate terminal 78 during shadowing operation is greater than the positive voltage applied to the substrate terminal 78 during holding operation. When the memory cell 150 is in a volatile logic-1 state (i.e. having a positively charged floating body 24), the SCR device 30b will be turned on. The positive voltage applied to the substrate terminal 78 is controlled such that the electrical current flowing through the resistance change memory 40 is sufficient to change the resistivity of the materials from a low resistivity state to a high resistivity state. For phase change materials, the crystalline state changes from a crystalline phase to an amorphous phase, while in metal oxide systems, this may involve the rupture of conductive filaments. Accordingly, the non-volatile resistance change material element 40 will be in a high resistivity state when the volatile memory of cell 150 is in a logic-1 state.
When the floating body 24 is neutral or only slightly positive (for example, when the potential of the floating body region is less than 0.3V), the SCR device 30b will be turned off. Therefore, no (or low) electrical current flows through the resistance change memory element 40 and it will retain its low resistivity state. Accordingly, the non-volatile resistance change memory element 40 will be in a low resistivity state when the volatile memory of cell 150 is in a logic-0 state.
In one particular non-limiting example of this embodiment, about +2.0 volts is applied to the substrate terminal 78, about 0.0 volts is applied to the WL terminal 70, BL terminal 74, and SL terminal 72 so that about 700 μA current flows between substrate terminal 78 and SL terminal 72.
Note that this process occurs non-algorithmically, as the state of the floating body 24 does not have to be read, interpreted, or otherwise measured to determine what state to write the non-volatile resistance change memory 40 to. Rather, the shadowing process occurs automatically, driven by electric potential differences. Accordingly, this process is orders of magnitude faster than one that requires algorithmic intervention. In addition, no control circuitry, such as a memory controller, is required between the volatile memory component and the non-volatile memory component, allowing for a close proximity between the floating body transistor 20 and the resistance change element 40, as shown in
When power is restored to cell 150, the state of the cell 150 as stored on the non-volatile resistance change memory 40 is restored into floating body region 24. The restore operation (data restoration from non-volatile memory to volatile memory) is described with reference to
These conditions will result in band-to-band tunneling hole injection into the floating body 24. However, if the resistance change memory is in a low resistivity state, the negative voltage applied to the SL terminal 72 will evacuate holes in the floating body 24 because the p-n junction formed by the floating body 24 and the source line region 16 is forward-biased. Consequently, the volatile memory state of memory cell 150 will be restored to a logic-0 state upon completion of the restore operation, restoring the state that the memory cell 150 held prior to the shadowing operation.
If the resistance change memory 40 is in a high resistivity state, a larger voltage drop will develop across the resistance change memory 40 and no (or low) current flows through the resistance change memory 40, hence the holes accumulated in the floating body 24 will not be evacuated. As a result, the memory logic-1 state that the memory cell 150 held prior to the shadowing operation will be restored.
In one particular non-limiting example of this embodiment, about −1.2 volts is applied to the SL terminal 72, about +1.2 volts is applied to BL terminal 74, about −1.2 volts is applied to WL terminal 70, about 0.0 volts or +1.2 volts is applied to the substrate terminal 78. However, these voltage levels may vary, while maintaining the relative relationships between the charges applied, as described above.
Note that this process occurs non-algorithmically, as the state of the non-volatile resistance change memory 40 does not have to be read, interpreted, or otherwise measured to determine what state to restore the floating body 24 to. Rather, the restoration process occurs automatically, driven by resistivity state differences. Accordingly, this process is orders of magnitude faster than one that requires algorithmic intervention. In addition, no control circuitry, such as a memory controller, is required between the volatile memory component and the non-volatile memory component, allowing for a close proximity between the floating body transistor 20 and the resistance change element 40, as shown in
After restoring the memory cell(s) 150, the resistance change memory(ies) 40 is/are reset to a predetermined state, e.g., a low resistivity state, so that each resistance change memory 40 has a known state prior to performing another shadowing operation.
When the floating body 24 is neutral or only slightly positive (for example, when the potential of the floating body region is less than 0.3V), the SCR device 30b will be turned off. Therefore, no (or low) electrical current flows through the resistance change memory element 40 and it will retain its low resistivity state. Accordingly, the non-volatile resistance change memory element 40 will be in a low resistivity state when the volatile memory of cell 150 is in a logic-0 state.
In one particular non-limiting example of this embodiment, about +1.5 volts is applied to the substrate terminal 78, about 0.0 volts is applied to the WL terminal 70, BL terminal 74, and SL terminal 72 so that about 400 μA current flows between substrate terminal 78 and SL terminal 72.
Memory cell 150 may alternatively be fabricated on a silicon-on-insulator (SOI) substrate 13 as illustrated in
In addition, memory cell 150 may alternatively comprise a three-dimensional structure as shown in
In another alternative embodiment, memory cell 150 may be insulated from neighboring memory cells 150 by an insulating layer 26 and a shallower insulating layer 28, as shown in
In another alternative embodiment, the initial state of the resistance change memory element 40 may be in a high resistivity state. In this embodiment, due to the a high resistance memory element 40 electrically connected to the SL terminal 72, the volatile operation of memory cell 150 may employ the silicon controlled rectifier (SCR) principle as described, for example, in Widjaja-2. The volatile operation of memory cell 150 will utilize WL terminal 70, BL terminal 74, and substrate terminal 78. Alternatively, the volatile mode operation of memory cell 150 will be similar to the half-transistor floating body memory cell, defined by the gate 60, bit line region 18, buried well region 22, as described for example in U.S. application Ser. No. 12/897,538, “A Semiconductor Memory Device Having an Electrically Floating Body Transistor” (“Widjaja-4”), and in U.S. application Ser. No. 12/897,516, “A Semiconductor Memory Device Having an Electrically Floating Body Transistor” (“Widjaja-5), which are hereby incorporated herein, in their entireties, by reference thereto.
To perform a shadowing operation, a positive voltage is applied to the substrate terminal 78, zero voltage is applied to the SL terminal 72, zero voltage is applied to the BL terminal 74, and zero voltage is applied to the WL terminal 70. The positive voltage applied to the substrate terminal 78 during a shadowing operation is greater than the positive voltage applied to the substrate terminal 78 during a holding operation. When the memory cell 150 is in a volatile logic-1 state (i.e. having a positively charged floating body 24), the SCR device 30b will be turned on. The positive voltage applied to the substrate terminal 78 is controlled such that the electrical current flowing through the resistance change memory 40 is sufficient to change the resistivity of the materials from a high resistivity state to a low resistivity state. For phase change materials, the crystalline state changes from an amorphous phase to a crystalline phase, while in metal oxide systems, this may involve the formation of conductive filaments. Accordingly, the non-volatile resistance change material element 40 will be in a low resistivity state when the volatile memory of cell 150 is in a logic-1 state.
When the floating body 24 is neutral or only slightly positive (for example, when the potential of the floating body region is less than 0.3V), the SCR device 30b will be turned off. Therefore, no (or low) electrical current flows through the resistance change memory element 40 and it will retain its high resistivity state. Accordingly, the non-volatile resistance change memory element 40 will be in a high resistivity state when the volatile memory of cell 150 is in a logic-0 state.
In one particular non-limiting example of this embodiment, about +1.5 volts is applied to the substrate terminal 78, about 0.0 volts is applied to the WL terminal 70, BL terminal 74, and SL terminal 72 so that about 400 μA current flows between substrate terminal 78 and SL terminal 72.
Note that this process occurs non-algorithmically, as the state of the floating body 24 does not have to be read, interpreted, or otherwise measured to determine what state to write the non-volatile resistance change memory 40 to. Rather, the shadowing process occurs automatically, driven by electrical potential differences. Accordingly, this process is orders of magnitude faster than one that requires algorithmic intervention.
A restore operation may be performed using a band-to-band tunneling operation by applying the following bias condition: a negative voltage is applied to the WL terminal 70, a positive voltage is applied to the SL terminal 72, zero voltage is applied to the BL terminal 74, zero or positive voltage is applied to the substrate terminal 78.
If resistance change memory element 40 is in a low resistivity state, these conditions will result in result in band-to-band tunneling hole injection into the floating body 24. However, if the resistance change memory is in a high resistivity state, the SL terminal 72 may act as an open circuit, and as a result, the electric field in the source line region 16 near the gate 60 is not sufficient to generate holes through band-to-band tunneling mechanism.
In one particular non-limiting example of this embodiment, about −1.2 volts is applied to the WL terminal 70, about +1.2 volts is applied to SL terminal 72, about 0.0 volts is applied to BL terminal 74, about 0.0 volts or +1.2 volts is applied to substrate terminal 78.
Note that this process occurs non-algorithmically, as the state of the floating body 24 does not have to be read, interpreted, or otherwise measured to determine what state to write the non-volatile resistance change memory 40 to. Rather, the restore process occurs automatically, driven by electrical potential differences. Accordingly, this process is orders of magnitude faster than one that requires algorithmic intervention.
To perform a reset operation, a positive voltage is applied to the substrate terminal 78, zero voltage is applied to the SL terminal 72, zero voltage is applied to the BL terminal 74, and zero voltage is applied to the WL terminal 70. The positive voltage applied to the substrate terminal 78 during reset operation is greater than the positive voltage applied to the substrate terminal 78 during holding a operation and the resulting current that flows from the substrate terminal 78 to the SL terminal 72 may be greater than the current flowing during a shadowing operation. When the memory cell 150 is in a volatile logic-1 state (i.e. having a positively charged floating body 24), the SCR device 30b will be turned on. The positive voltage applied to the substrate terminal 78 is controlled such that the electrical current flowing through the resistance change memory 40 is sufficient to change the resistivity of the materials from a low resistivity state to a high resistivity state. For phase change materials, the crystalline state changes from a crystalline phase to an amorphous phase, while in metal oxide systems, this may involve the rupture of conductive filaments. Accordingly, the non-volatile resistance change material element 40 will be in a high resistivity state when the volatile memory of cell 150 is in a logic-1 state.
When the floating body 24 is neutral or only slightly positive (for example, when the potential of the floating body region is less than 0.3V), the SCR device 30b will be turned off. Therefore, no electric current flows through the resistance change memory element 40 and it will retain its high resistivity state. Accordingly, the non-volatile resistance change memory element 40 will be in a high resistivity state when the volatile memory of cell 150 is in a logic-0 state.
In one particular non-limiting example of this embodiment, about +2.0 volts is applied to the substrate terminal 78, about 0.0 volts is applied to the WL terminal 70, BL terminal 74, and SL terminal 72 so that about 700 μA current flows between substrate terminal 78 and SL terminal 72.
Note that this process occurs non-algorithmically, as the state of the floating body 24 does not have to be read, interpreted, or otherwise measured to determine what state to write the non-volatile resistance change memory 40 to. Rather, the shadowing process occurs automatically, driven by electrical potential differences. Accordingly, this process is orders of magnitude faster than one that requires algorithmic intervention.
The integrated circuit device 90 may also comprise of a counter circuit 82, which may determine if a memory cell 150 (or a group of memory cells 150, the group may comprise of for example a row of memory cells 150 or a few rows of memory cells 150) is in volatile mode operation and has not been accessed for a certain period of time, for example, one second, although another predetermined time period may be used alternatively. Once the memory cell 150 is idle for greater than an elapsed time threshold (i.e., predetermined time period), the memory cell 150 (or a group of memory cells 150) may be put into the non-volatile state through the shadowing operation. Since memory cell 150 does not require power to maintain its states, this operation may allow for a lower operating power of the integrated circuit device 90.
Memory cells 50 and 150 can also be configured to store only volatile data or only non-volatile data (where the non-volatile data is not determined by the state of the volatile memory) in addition to having both volatile and non-volatile functionality as has been described. Thus, memory array 80 or 81 may comprise segments of memory cells 50 or 150 configured to store only volatile data and segments of memory cells 50 or 150 configured to store only non-volatile data, for example as described in “Resistive-Memory Embedded Unified RAM (R-URAM)”, S. Kim et al., pp. 2670-2674, IEEE Transactions on Electron Devices, vol. 56, no. 11, December 2009, which is hereby incorporated herein, in its entirety, by reference thereto, where a unipolar resistive memory element Al2O3 is connected to the gate of a capacitorless DRAM. In embodiments where segments of memory cells 50 or 150 configured to store only volatile data or only non-volatile data, array 80 or 81 may or may not further include one or more segments of memory cells configured to store volatile memory and non-volatile memory in a manner as described.
From the foregoing it can be seen that with the present invention, a semiconductor memory with both volatile and non-volatile functionality is achieved. While the foregoing written description of the invention enables one of ordinary skill to make and use what is considered presently to be the best mode thereof, those of ordinary skill will understand and appreciate the existence of variations, combinations, and equivalents of the specific embodiment, method, and examples herein. The invention should therefore not be limited by the above described embodiment, method, and examples, but by all embodiments and methods within the scope and spirit of the invention as claimed.
While the present invention has been described with reference to the specific embodiments thereof, it should be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the true spirit and scope of the invention. In addition, many modifications may be made to adapt a particular situation, material, composition of matter, process, process step or steps, to the objective, spirit and scope of the present invention. All such modifications are intended to be within the scope of the claims appended hereto.
This application is a continuation of co-pending application Ser. No. 16/950,199 filed Nov. 17, 2020, now U.S. Pat. No. 11,211,125, issued on Dec. 28, 2021, which is a continuation of application Ser. No. 16/710,423 filed Dec. 11, 2019, now U.S. Pat. No. 10,861,548, issued on Dec. 8, 2020, which is a continuation of application Ser. No. 16/274,521, filed Feb. 13, 2019, now U.S. Pat. No. 10,529,424, issued on Jan. 7, 2020, which is a continuation of application Ser. No. 15/893,623 filed Feb. 10, 2018, now U.S. Pat. No. 10,249,368, issued on Apr. 2, 2019, which is a continuation of application Ser. No. 15/499,519, filed Apr. 27, 2017, now U.S. Pat. No. 9,922,711, issued on Mar. 20, 2018, which is a continuation of application Ser. No. 15/191,137 filed Jun. 23, 2016, now U.S. Pat. No. 9,666,275, issued on May 30, 2017, which is a continuation of application Ser. No. 14/680,268 filed Apr. 7, 2015, now U.S. Pat. No. 9,401,206, issued on Jul. 26, 2016, which is a continuation of application Ser. No. 13/652,457 filed Oct. 15, 2012, now U.S. Pat. No. 9,025,358, issued on May 5, 2015. Application Ser. No. 13/652,457 claims the benefit of U.S. Provisional Application No. 61/546,571, filed Oct. 13, 2011 and titled “A Semiconductor Memory Having Both Volatile and Non-Volatile Functionality Comprising Resistive Change Material and Method of Operating”. Application Ser. Nos. 16/950,199; 16/710,423; 16/274,521; 15/893,623; 15/499,519; 15/191,137; 14/680,268 and 13/652,457; U.S. Pat. Nos. 10,861,548; 10,529,424; 10,249,368; 9,922,711; 9,666,275; 9,401,206 and 9,025,358; and Provisional Application No. 61/546,571 are hereby incorporated herein, in their entireties, by reference thereto, and to which applications and patents we claim priority. Application Ser. No. 13/652,457 claims the benefit of U.S. Provisional Application No. 61/547,734, filed Oct. 16, 2011 and titled “A Semiconductor Memory Having An Electrically Floating Body and Method of Operating”, which application is hereby incorporated herein, in its entirety, by reference thereto, and to which application we claim priority.
Number | Name | Date | Kind |
---|---|---|---|
4300212 | Simko | Nov 1981 | A |
4959812 | Momodomi et al. | Sep 1990 | A |
5365477 | Cooper, Jr. et al. | Nov 1994 | A |
5465249 | Cooper, Jr. et al. | Nov 1995 | A |
5519831 | Holzhammer | May 1996 | A |
5581504 | Chang | Dec 1996 | A |
5767549 | Chen et al. | Jun 1998 | A |
5999444 | Fujiwara et al. | Dec 1999 | A |
6005818 | Ferrant | Dec 1999 | A |
6141248 | Forbes et al. | Oct 2000 | A |
6163048 | Hirose et al. | Dec 2000 | A |
6166407 | Ohta | Dec 2000 | A |
6277689 | Wong | Aug 2001 | B1 |
6341087 | Kunikiyo | Jan 2002 | B1 |
6356485 | Proebsting | Mar 2002 | B1 |
6376876 | Shin et al. | Apr 2002 | B1 |
6542411 | Tanikawa et al. | Apr 2003 | B2 |
6614684 | Shukuri et al. | Sep 2003 | B1 |
6661042 | Hsu | Dec 2003 | B2 |
6724657 | Shukuri et al. | Apr 2004 | B2 |
6791882 | Seki et al. | Sep 2004 | B2 |
6801452 | Miwa et al. | Oct 2004 | B2 |
6835979 | Liu et al. | Dec 2004 | B1 |
6885581 | Nemati et al. | Apr 2005 | B2 |
6913964 | Hsu | Jul 2005 | B2 |
6925006 | Fazan et al. | Aug 2005 | B2 |
6954377 | Choi et al. | Oct 2005 | B2 |
6969662 | Fazan et al. | Nov 2005 | B2 |
7030435 | Gnadinger | Apr 2006 | B2 |
7085156 | Ferrant et al. | Aug 2006 | B2 |
7118986 | Steigerwalt et al. | Oct 2006 | B2 |
7170807 | Fazan et al. | Jan 2007 | B2 |
7224019 | Hieda et al. | May 2007 | B2 |
7259420 | Anderson et al. | Aug 2007 | B2 |
7259992 | Shirota | Aug 2007 | B2 |
7285820 | Park et al. | Oct 2007 | B2 |
7301803 | Okhonin et al. | Nov 2007 | B2 |
7324366 | Bednorz et al. | Jan 2008 | B2 |
7329580 | Cho et al. | Feb 2008 | B2 |
7376006 | Bednorz et al. | May 2008 | B2 |
7411803 | Lienau | Aug 2008 | B1 |
7440333 | Hsia et al. | Oct 2008 | B2 |
7447068 | Tsai et al. | Nov 2008 | B2 |
7450423 | Lai et al. | Nov 2008 | B2 |
7473611 | Cho et al. | Jan 2009 | B2 |
7504302 | Mathew et al. | Mar 2009 | B2 |
7541636 | Ranica et al. | Jun 2009 | B2 |
7542345 | Okhonin et al. | Jun 2009 | B2 |
7579241 | Hieda et al. | Aug 2009 | B2 |
7609551 | Shino et al. | Oct 2009 | B2 |
7622761 | Park et al. | Nov 2009 | B2 |
7701763 | Roohparvar | Apr 2010 | B2 |
7733693 | Ferrant et al. | Jun 2010 | B2 |
7759715 | Bhattacharyya | Jul 2010 | B2 |
7760548 | Widjaja | Jul 2010 | B2 |
7847338 | Widjaja | Dec 2010 | B2 |
7924630 | Carman | Apr 2011 | B2 |
7933140 | Wang et al. | Apr 2011 | B2 |
7948790 | Tsukamoto | May 2011 | B2 |
7974117 | Tan et al. | Jul 2011 | B2 |
8014200 | Widjaja | Sep 2011 | B2 |
8036033 | Widjaja | Oct 2011 | B2 |
8059459 | Widjaja | Nov 2011 | B2 |
8077536 | Widjaja | Dec 2011 | B2 |
8130547 | Widjaja et al. | Mar 2012 | B2 |
8130548 | Widjaja et al. | Mar 2012 | B2 |
8159878 | Widjaja | Apr 2012 | B2 |
8174886 | Widjaja et al. | May 2012 | B2 |
8194451 | Widjaja | Jun 2012 | B2 |
8208302 | Widjaja et al. | Jun 2012 | B2 |
8243499 | Widjaja | Aug 2012 | B2 |
8289751 | Tian et al. | Oct 2012 | B2 |
8294193 | Widjaja | Oct 2012 | B2 |
8331130 | Yasuda et al. | Dec 2012 | B2 |
8391066 | Widjaja | Mar 2013 | B2 |
8472249 | Widjaja | Jun 2013 | B2 |
8514622 | Widjaja | Aug 2013 | B2 |
8514623 | Widjaja et al. | Aug 2013 | B2 |
8531881 | Widjaja | Sep 2013 | B2 |
8559257 | Widjaja | Oct 2013 | B2 |
8570803 | Widjaja | Oct 2013 | B2 |
8582359 | Widjaja | Nov 2013 | B2 |
8654583 | Widjaja | Feb 2014 | B2 |
8686624 | Kimura | Apr 2014 | B2 |
8687403 | Derhacobian et al. | Apr 2014 | B1 |
8711622 | Widjaja | Apr 2014 | B2 |
8767458 | Widjaja | Jul 2014 | B2 |
8787085 | Widjaja | Jul 2014 | B2 |
8837247 | Widjaja | Sep 2014 | B2 |
8923052 | Widjaja | Dec 2014 | B2 |
8934296 | Widjaja | Jan 2015 | B2 |
8937834 | Widjaja et al. | Jan 2015 | B2 |
8957458 | Widjaja | Feb 2015 | B2 |
8995165 | Cai et al. | Mar 2015 | B2 |
8995186 | Widjaja | Mar 2015 | B2 |
9001581 | Widjaja | Apr 2015 | B2 |
9019747 | Tsuji | Apr 2015 | B2 |
9025358 | Widjaja | May 2015 | B2 |
9030872 | Widjaja et al. | May 2015 | B2 |
9087580 | Widjaja | Jul 2015 | B2 |
9153309 | Widjaja et al. | Oct 2015 | B2 |
9153333 | Widjaja | Oct 2015 | B2 |
9208840 | Widjaja et al. | Dec 2015 | B2 |
9209188 | Widjaja | Dec 2015 | B2 |
9230965 | Widjaja | Jan 2016 | B2 |
9236382 | Widjaja et al. | Jan 2016 | B2 |
9257179 | Widjaja | Feb 2016 | B2 |
9356074 | Shimabukuro et al. | May 2016 | B1 |
9358074 | Schena | Jun 2016 | B2 |
9391079 | Widjaja | Jul 2016 | B2 |
9401206 | Widjaja | Jul 2016 | B2 |
9455262 | Widjaja | Sep 2016 | B2 |
9460790 | Widjaja | Oct 2016 | B2 |
9484082 | Widjaja | Nov 2016 | B2 |
9490012 | Widjaja | Nov 2016 | B2 |
9514803 | Widjaja et al. | Dec 2016 | B2 |
9524970 | Widjaja | Dec 2016 | B2 |
9589963 | Widjaja | Mar 2017 | B2 |
9601493 | Widjaja | Mar 2017 | B2 |
9614080 | Widjaja | Apr 2017 | B2 |
9646693 | Widjaja | May 2017 | B2 |
9653467 | Widjaja et al. | May 2017 | B2 |
9666275 | Widjaja | May 2017 | B2 |
9679648 | Widjaja | Jun 2017 | B2 |
9704870 | Widjaja | Jul 2017 | B2 |
9711718 | Bedau | Jul 2017 | B1 |
9715932 | Widjaja | Jul 2017 | B2 |
9747983 | Widjaja | Aug 2017 | B2 |
9761311 | Widjaja | Sep 2017 | B2 |
9761589 | Widjaja | Sep 2017 | B2 |
9793277 | Widjaja et al. | Oct 2017 | B2 |
9812203 | Widjaja | Nov 2017 | B2 |
9812456 | Widjaja | Nov 2017 | B2 |
9847131 | Widjaja | Dec 2017 | B2 |
9922711 | Widjaja | Mar 2018 | B2 |
9922981 | Widjaja | Mar 2018 | B2 |
9928910 | Widjaja | Mar 2018 | B2 |
9960166 | Widjaja | May 2018 | B2 |
9978450 | Widjaja | May 2018 | B2 |
10032514 | Widjaja | Jul 2018 | B2 |
10032776 | Widjaja | Jul 2018 | B2 |
10056387 | Widjaja | Aug 2018 | B2 |
10074653 | Widjaja | Sep 2018 | B2 |
10079236 | Widjaja | Sep 2018 | B2 |
10109349 | Widjaja | Oct 2018 | B2 |
10141315 | Widjaja et al. | Nov 2018 | B2 |
10204684 | Widjaja | Feb 2019 | B2 |
10204908 | Widjaja | Feb 2019 | B2 |
10210934 | Widjaja | Feb 2019 | B2 |
10211209 | Widjaja | Feb 2019 | B2 |
10242739 | Widjaja | Mar 2019 | B2 |
10249368 | Widjaja | Apr 2019 | B2 |
10340006 | Widjaja | Jul 2019 | B2 |
10340276 | Widjaja et al. | Jul 2019 | B2 |
10347636 | Widjaja | Jul 2019 | B2 |
10388378 | Widjaja | Aug 2019 | B2 |
10403361 | Widjaja | Sep 2019 | B2 |
10453847 | Widjaja et al. | Oct 2019 | B2 |
10461084 | Widjaja | Oct 2019 | B2 |
10468102 | Widjaja | Nov 2019 | B2 |
10497443 | Widjaja | Dec 2019 | B2 |
10515968 | Widjaja | Dec 2019 | B2 |
10529424 | Widjaja | Jan 2020 | B2 |
10553281 | Widjaja | Feb 2020 | B2 |
10593675 | Widjaja et al. | Mar 2020 | B2 |
10615163 | Widjaja | Apr 2020 | B2 |
10622069 | Widjaja | Apr 2020 | B2 |
10644001 | Widjaja et al. | May 2020 | B2 |
10644002 | Widjaja | May 2020 | B2 |
10707209 | Widjaja | Jul 2020 | B2 |
10734076 | Widjaja | Aug 2020 | B2 |
10748904 | Widjaja et al. | Aug 2020 | B2 |
10804276 | Widjaja | Oct 2020 | B2 |
10818354 | Widjaja | Oct 2020 | B2 |
10825520 | Widjaja | Nov 2020 | B2 |
10861548 | Widjaja | Dec 2020 | B2 |
10867676 | Widjaja | Dec 2020 | B2 |
10991698 | Widjaja | Apr 2021 | B2 |
11004512 | Widjaja | May 2021 | B2 |
11011232 | Widjaja | May 2021 | B2 |
11018136 | Widjaja et al. | May 2021 | B2 |
11037929 | Widjaja | Jun 2021 | B2 |
11063048 | Widjaja | Jul 2021 | B2 |
11133313 | Widjaja | Sep 2021 | B2 |
11183498 | Widjaja et al. | Nov 2021 | B2 |
11211125 | Widjaja | Dec 2021 | B2 |
20020018366 | Von Schwerin et al. | Feb 2002 | A1 |
20020048193 | Tanikawa et al. | Apr 2002 | A1 |
20050024968 | Lee et al. | Feb 2005 | A1 |
20050032313 | Forbes | Feb 2005 | A1 |
20050124120 | Du et al. | Jun 2005 | A1 |
20060044915 | Park et al. | Mar 2006 | A1 |
20060125010 | Bhattacharyya | Jun 2006 | A1 |
20060157679 | Scheuerlein | Jul 2006 | A1 |
20060227601 | Bhattacharyya | Oct 2006 | A1 |
20060237770 | Huang et al. | Oct 2006 | A1 |
20060278915 | Lee et al. | Dec 2006 | A1 |
20070004149 | Tews | Jan 2007 | A1 |
20070090443 | Choi et al. | Apr 2007 | A1 |
20070164351 | Hamamoto | Jul 2007 | A1 |
20070164352 | Padilla | Jul 2007 | A1 |
20070210338 | Orlowski | Sep 2007 | A1 |
20070215954 | Mouli | Sep 2007 | A1 |
20070274125 | Bednorz et al. | Nov 2007 | A1 |
20070284648 | Park et al. | Dec 2007 | A1 |
20080048239 | Huo et al. | Feb 2008 | A1 |
20080080248 | Lue et al. | Apr 2008 | A1 |
20080123418 | Widjaja | May 2008 | A1 |
20080224202 | Young et al. | Sep 2008 | A1 |
20080265305 | He et al. | Oct 2008 | A1 |
20080303079 | Cho et al. | Dec 2008 | A1 |
20090034320 | Ueda | Feb 2009 | A1 |
20090065853 | Hanafi | Mar 2009 | A1 |
20090081835 | Kim et al. | Mar 2009 | A1 |
20090085089 | Chang et al. | Apr 2009 | A1 |
20090108322 | Widjaja | Apr 2009 | A1 |
20090108351 | Yang et al. | Apr 2009 | A1 |
20090109750 | Widjaja | Apr 2009 | A1 |
20090173985 | Lee et al. | Jul 2009 | A1 |
20090190402 | Hsu et al. | Jul 2009 | A1 |
20090251966 | Widjaja | Oct 2009 | A1 |
20090316492 | Widjaja | Dec 2009 | A1 |
20100008139 | Bae | Jan 2010 | A1 |
20100034041 | Widjaja | Feb 2010 | A1 |
20100046287 | Widjaja | Feb 2010 | A1 |
20100246277 | Widjaja | Sep 2010 | A1 |
20100246284 | Widjaja | Sep 2010 | A1 |
20110032756 | Widjaja | Feb 2011 | A1 |
20110042736 | Widjaja | Feb 2011 | A1 |
20110044110 | Widjaja | Feb 2011 | A1 |
20110228591 | Widjaja | Sep 2011 | A1 |
20110305085 | Widjaja | Dec 2011 | A1 |
20120012915 | Widjaja et al. | Jan 2012 | A1 |
20120014180 | Widjaja | Jan 2012 | A1 |
20120014188 | Widjaja et al. | Jan 2012 | A1 |
20120069652 | Widjaja | Mar 2012 | A1 |
20120106234 | Widjaja | May 2012 | A1 |
20120113712 | Widjaja | May 2012 | A1 |
20120120752 | Widjaja | May 2012 | A1 |
20120217549 | Widjaja | Aug 2012 | A1 |
20120230123 | Widjaja et al. | Sep 2012 | A1 |
20130015517 | Widjaja et al. | Jan 2013 | A1 |
20130148422 | Widjaja | Jun 2013 | A1 |
20130250685 | Widjaja | Sep 2013 | A1 |
20130292635 | Widjaja | Nov 2013 | A1 |
20130301349 | Widjaja | Nov 2013 | A1 |
20140021549 | Widjaja | Jan 2014 | A1 |
20140159156 | Widjaja | Jun 2014 | A1 |
20140160868 | Widjaja et al. | Jun 2014 | A1 |
20140332899 | Widjaja | Nov 2014 | A1 |
20140340972 | Widjaja et al. | Nov 2014 | A1 |
20140355343 | Widjaja | Dec 2014 | A1 |
20150092486 | Widjaja | Apr 2015 | A1 |
20150109860 | Widjaja | Apr 2015 | A1 |
20150155284 | Widjaja | Jun 2015 | A1 |
20150170743 | Widjaja | Jun 2015 | A1 |
20150187776 | Widjaja | Jul 2015 | A1 |
20150213892 | Widjaja | Jul 2015 | A1 |
20150221650 | Widjaja et al. | Aug 2015 | A1 |
20150310917 | Widjaja | Oct 2015 | A1 |
20150371707 | Widjaja | Dec 2015 | A1 |
20160005741 | Widjaja | Jan 2016 | A1 |
20160005750 | Widjaja | Jan 2016 | A1 |
20160078921 | Widjaja et al. | Mar 2016 | A1 |
20160086655 | Widjaja | Mar 2016 | A1 |
20160111158 | Widjaja | Apr 2016 | A1 |
20160300613 | Widjaja | Oct 2016 | A1 |
20160300841 | Widjaja | Oct 2016 | A1 |
20160365444 | Widjaja | Dec 2016 | A1 |
20170025534 | Widjaja | Jan 2017 | A1 |
20170032842 | Widjaja | Feb 2017 | A1 |
20170040326 | Widjaja | Feb 2017 | A1 |
20170053919 | Widjaja et al. | Feb 2017 | A1 |
20170092648 | Widjaja | Mar 2017 | A1 |
20170133091 | Widjaja | May 2017 | A1 |
20170133382 | Widjaja | May 2017 | A1 |
20170154888 | Widjaja | Jun 2017 | A1 |
20170169887 | Widjaja | Jun 2017 | A1 |
20170213593 | Widjaja | Jul 2017 | A1 |
20170221900 | Widjaja et al. | Aug 2017 | A1 |
20170229178 | Widjaja | Aug 2017 | A1 |
20170271339 | Widjaja | Sep 2017 | A1 |
20170294230 | Widjaja | Oct 2017 | A1 |
20170365340 | Widjaja | Dec 2017 | A1 |
20170365607 | Widjaja | Dec 2017 | A1 |
20180012893 | Widjaja et al. | Jan 2018 | A1 |
20180025780 | Widjaja | Jan 2018 | A1 |
20180047731 | Widjaja | Feb 2018 | A1 |
20180075907 | Widjaja | Mar 2018 | A1 |
20180166446 | Widjaja | Jun 2018 | A1 |
20180174654 | Widjaja | Jun 2018 | A1 |
20180182458 | Widjaja | Jun 2018 | A1 |
20180182460 | Widjaja | Jun 2018 | A1 |
20180219013 | Widjaja | Aug 2018 | A1 |
20180233199 | Widjaja | Aug 2018 | A1 |
20180301191 | Widjaja | Oct 2018 | A1 |
20180308848 | Widjaja et al. | Oct 2018 | A1 |
20180330790 | Widjaja | Nov 2018 | A1 |
20180331109 | Widjaja | Nov 2018 | A1 |
20180374854 | Widjaja | Dec 2018 | A1 |
20190006367 | Widjaja | Jan 2019 | A1 |
20190027220 | Widjaja | Jan 2019 | A1 |
20190067289 | Widjaja et al. | Feb 2019 | A1 |
20190096889 | Widjaja et al. | Mar 2019 | A1 |
20190139962 | Widjaja | May 2019 | A1 |
20190156889 | Widjaja | May 2019 | A1 |
20190156890 | Widjaja | May 2019 | A1 |
20190164974 | Widjaja | May 2019 | A1 |
20190180820 | Widjaja | Jun 2019 | A1 |
20190189212 | Widjaja | Jun 2019 | A1 |
20190259763 | Widjaja et al. | Aug 2019 | A1 |
20190267089 | Widjaja | Aug 2019 | A1 |
20190267382 | Widjaja | Aug 2019 | A1 |
20190295646 | Widjaja | Sep 2019 | A1 |
20190355419 | Widjaja | Nov 2019 | A1 |
20200013780 | Widjaja | Jan 2020 | A1 |
20200013781 | Widjaja et al. | Jan 2020 | A1 |
20200051633 | Widjaja | Feb 2020 | A1 |
20200091155 | Widjaja | Mar 2020 | A1 |
20200118627 | Widjaja | Apr 2020 | A1 |
20200118628 | Widjaja | Apr 2020 | A1 |
20200168609 | Widjaja et al. | May 2020 | A1 |
20200203346 | Widjaja | Jun 2020 | A1 |
20200243529 | Widjaja et al. | Jul 2020 | A1 |
20200243530 | Widjaja | Jul 2020 | A1 |
20200312855 | Widjaja | Oct 2020 | A1 |
20200335503 | Widjaja et al. | Oct 2020 | A1 |
20200342939 | Widjaja | Oct 2020 | A1 |
20210005608 | Widjaja | Jan 2021 | A1 |
20210050059 | Widjaja | Feb 2021 | A1 |
20210074358 | Widjaja | Mar 2021 | A1 |
20210249078 | Widjaja | Aug 2021 | A1 |
20210257025 | Widjaja | Aug 2021 | A1 |
20210257365 | Widjaja | Aug 2021 | A1 |
20210327880 | Widjaja | Oct 2021 | A1 |
20210375870 | Widjaja | Dec 2021 | A1 |
20210398981 | Widjaja | Dec 2021 | A1 |
Entry |
---|
Ban et al., A Scaled Floating Body Cell (FBC) Memory with High-k+Metal Gate on Thin-Silicon and Thin-BOX for 16-nm Technology Node and Beyond, Symposium on VLSI Technology, 2008, pp. 92-93. |
Campardo G. et al., VLSI Design of Non-Volatile Memories, 2005. |
Han et al. Programming/Erasing Characteristics of 45 nm NOR-Type Flash Memory Based on SOI FinFET Structure. vol. 47, Nov. 2005, pp. S564-S567. |
Headland. Hot electron injection, Feb. 19, 2004. |
Lanyon, et al., “Bandgap Narrowing in Moderately to Heavily Doped Silicon”, pp. 1014-1018, No. 7, vol. ED-26, 1979. |
Lin, et al., A new 1T Dram Cell with enhanced Floating Body Effect, pp. 1-5, 2006. |
Oh, et al., a 4-Bit Double SONOS memory (DSM) with 4 Storage Nodes Per Cell for Ultimate Multi-Bit Operation, pp. 1-2, 2006. |
Ohsawa et al., An 18.5ns 128Mb SOI DRAM with a Floating body Cell, IEEE International Solid-State Circuits Conference, 2005, pp. 458-459, 609. |
Ohsawa, et al. Autonomous refresh of floating body cell (FBC), 2008, pp. 801-804. |
Ohsawa, et al. Autonomous refresh of floating-body cell due to current Anomaly of Impact Ionization, 2009, pp. 2302-2311. |
Ohsawa et al., Memory Design Using One-Transistor Gain Cell on SOI, Tech. Digest, IEEE International Solid-State Circuits, vol. 37, No. 11, 2002, pp. 1510-1522. |
Ohsawa, et al., “A Novel Capacitor-less DRAM Cell: Floating Body Cell”, CRC Press, Taylor & Francis Group, 2012, pp. 1-7. |
Okhonin, et al. A Capicitor-Less IT-DRAM Cell, vol. 23, No. 2, Feb. 2002, pp. 85-87. |
Okhonin et al. A SOI Capacitor-less 1T-DRAM Concept. 2001, pp. 153-154. |
Okhonin, et al., Principles of Transient Charge Pumping on Partially Depleted SOI MOSFETs, IEEE Electron Device Letters, vol. 23, No. 5, May 2002, pp. 279-281. |
Rodriguez, et al. “A-RAM: Novel capacitor-less DRAM memory.” In SOI Conference, 2009 IEEE International, pp. 1-2. IEEE, 2009. |
Rodriguez, et al. “Novel capacitorless 1T-DRAM cell for 22-nm node compatible with bulk and SOI substrates.” Electron Devices, IEEE Transactions on, vol. 58, No. 8 (2011), pp. 2371-2377. |
Rodriguez, et al. “A-RAM memory cell: concept and operation.” Electron Device Letters, IEEE, vol. 31, No. 9 (2010), pp. 972-974. |
Robert F. Pierret. Semiconductor Device Fundamentals, ISBN: 0-201-54393-1, 1996, by Addison-Wesley Publishing Company, Inc. PNPN Devices 463-476. |
Romanjek, et al., “Compact (Wg/Lg=80/85nm) FDSOI 1T-DRAM programmed by Meta Stable Dip”, Ultimate Integration on Silicon (ULIS), 2012 13th International Conference on, Mar. 6, 2012, pp. 199-202. |
Rothemund, et al., The importance of being modular, vol. 485, May 2012 pp. 584-585. |
Sakui, Koji, et al. “A new static memory cell based on reverse base current (RBC) effect of bipolar transistor.” Electron Devices Meeting, 1988. IEDM'88 Technical Digest., International. IEEE, 1988, pp. 44-47. |
Sakui, K., et al. “A new static memory cell based on the reverse base current effect of bipolar transistors.” Electron Devices, IEEE Transactions on 36.6 (1989): 1215-1217. |
Shim, Kyung-Suk, In-Young Chung, and Young June Park. “A BJT-Based Heterostructure 1T-DRAM for Low-Voltage Operation.” Electron Device Letters, vol. 33, No. 1, 2012, pp. 14-16. |
Shin, et al. “Vertical-Gate Si/SiGe Double-HBT-Based Capacitorless 1T DRAM Cell for Extended Retention Time at Low Latch Voltage” Electron Device Letters, vol. 33, No. 2, 2012, pp. 134-136. |
Shin, et al. “A novel double HBT-based capacitorless 1T DRAM cell with Si/SiGe heterojunctions.” Electron Device Letters, vol. 32, No. 7, 2011, pp. 850-852. |
Sze, et al. Physics of Semiconductor Devices, 2007, pp. 1-4. |
Tack, et al. “The multistable charge-controlled memory effect in SOI MOS transistors at low temperatures.” Electron Devices, IEEE Transactions on 37.5 (1990): 1373-1382. |
Terada, et al. “A new VLSI memory cell using capacitance coupling (CC cell).” Electron Devices, IEEE Transactions on 31.9 (1984): pp. 319-1324. |
Ventrice, et al. “Analytical model of deeply-scaled thyristors for memory applications.” Microelectronics and Electron Devices (WMED), 2012 IEEE Workshop on. IEEE, 2012, pp. 1-4. |
Villaret, et al. “Further insight into the physics and modeling of floating-body capacitorless DRAMs.” Electron Devices, IEEE Transactions on 52.11 (2005): pp. 2447-2454. |
Waser, Rainer, Resistive non-volatile memory devices (Invited Paper), 2009, pp. 1925-1928. |
Wu, et al. “Experimental Demonstration of the High-Performance Floating-Body/Gate DRAM Cell for Embedded Memories”, IEEE Elec. Dev. Letter, vol. 33, No. 6, Jun. 2012, pp. 743-745. |
Yoshida et al., A Design of a Capacitorless 1T-DRAM Cell Using Gate-Induced Drain Leakage (GIDL) Current for Low-power and High-speed Embedded Memory , International Electron Devices Meeting, 2003, pp. 1-4. |
Zhang, et al. “Total Ionizing Dose Effects on FinFET-Based Capacitor-Less 1T-DRAMs.” Nuclear Science, IEEE Transactions on, vol. 57, No. 6, 2010, pp. 3298-3304. |
Villaret et al., “Mechanisms of charge modulation in the floating body of triple-well nMOSFET capacitor-less DRAMs”, Microelectronic Engineering 72 (2004) 434-439. |
Almeida, et al., “Comparison between low and high read bias in FB-RAM on UTBOX FDSOI devices”, Ultimate Integration on Silicon (ULIS), 2012 13th International Conference on, Mar. 6, 2012, pp. 61-64. |
Andrade, et al., “The Impact of Back Bias on the Floating Body Effect in UTBOX SOI Devices for 1T-FBRAM Memory Applications”, Devices, Circuits and Systems (ICCDCS), 2012 8th International Caribbean Conference on. IEEE, 2012, pp. 1-4. |
Aoulaiche, et al. “Junction Field Effect on the Retention Time for One-Transistor Floating-Body RAM.” Electron Devices, IEEE Transactions on, vol. 59, No. 8, 2012, pp. 2167-2172. |
Aoulaiche, et al. “Hot hole induced damage in 1T-FBRAM on bulk FinFET.” Reliability Physics Symposium (IRPS), 2011 IEEE International. IEEE, 2011, pp. 99-104. |
Avci, et al. “Floating-Body Diode—A Novel DRAM Device.” Electron Device Letters, IEEE, vol. 33, No. 2, 2012, pp. 161-163. |
Bawedin, et al., “Floating-Body SOI Memory: Concepts, Physics, and Challenges”, ECS Transactions 19.4 (2009), pp. 243-256. |
Ban, et al. “Integration of Back-Gate doping for 15-nm node floating body cell (FBC) memory.” VLSI Technology (VLSIT), 2010 Symposium on. IEEE, 2010, pp. 159-160. |
Cho, et al. “Variation-aware study of BJT-based capacitorless DRAM cell scaling limit.” Silicon Nanoelectronics Workshop (SNW), 2012 IEEE. IEEE, 2012, pp. 1-2. |
Cho, et al. “Variation Study and Implications for BJT-Based Thin-Body Capacitorless DRAM.” Electron Device Letters, IEEE, vol. 33, No. 3, 2012, pp. 312-314. |
Chiu, et al. “Characteristics of a new trench-oxide thin-film transistor and its 1T-DRAM applications.” Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on. IEEE, 2010, pp. 1106-1108. |
Chiu, et al. “A simple process of thin-film transistor using the trench-oxide layer for improving 1T-DRAM performance.” Next-Generation Electronics (ISNE), 2010 International Symposium on. IEEE, 2010, pp. 254-257. |
Chun, et al. “A 1.1 V, 667MHz random cycle, asymmetric 2T gain cell embedded DRAM with a 99.9 percentile retention time of 110μsec.” VLSI Circuits (VLSIC), 2010 IEEE Symposium on. IEEE, 2010, pp. 191-192. |
Chun, et al. “A 667 MHz Logic-Compatible Embedded DRAM Featuring an Asymmetric 2T Gain Cell for High Speed On-Die Caches.” Solid-State Circuits, IEEE Journal of, vol. 47, No. 2, 2012, pp. 547-559. |
Cao, et al. “A Novel 1T-1D DRAM Cell for Embedded Application.” Electron Devices, IEEE Transactions on, vol. 59, No. 5, 2012, pp. 1304-1310. |
Collaert, et al. “Substrate bias dependency of sense margin and retention in bulk FinFET 1T-DRAM cells.” Solid-State Electronics 65 (2011, pp. 205-210. |
Collaert, et al. “A low-voltage biasing scheme for aggressively scaled bulk FinFET 1T-DRAM featuring 10s retention at 85 C.” VLSI Technology (VLSIT), 2010 Symposium on. IEEE, 2010, pp. 161-162. |
Chatterjee, et al. “Taper isolated dynamic gain RAM cell.” Electron Devices Meeting, 1978 International. vol. 24. IEEE, 1978, pp. 698-699. |
Chatterjee, et al. Circuit Optimization of the Paper Isolated Dynamic Gain RAM Cell for VLSI Memories, pp. 22-23, 1979. |
Chatterjee, et al. “a survey of high-density dynamic RAM cell concepts.” Electron Devices, IEEE Transactions on 26.6(1979): 827-839. |
Erb, D. “Stratified charge memory.” Solid-State Circuits Conference. Digest of Technical Papers. 1978 IEEE International. vol. 21. IEEE, 1978, pp. 24-25. |
Galeti, M., et al. “BJT effect analysis in p-and n-SOI MuGFETs with high-k gate dielectrics and TiN metal gate electrode for a 1T-DRAM application.” SOI Conference (SOI), 2011 IEEE International. IEEE, 2011, pp. 1-2. |
Gamiz, et al. “3D Trigate 1T-DRAM Memory Cell for 2x nm Nodes.” Memory Workshop (IMW), 2012 4th IEEE International. IEEE, 2012, pp. 1-4. |
Gamiz, et al. “A 20nm low-power triple-gate multibody 1T-DRAM cell.” VLSI Technology, Systems, and Applications (VLSI-TSA), 2012 International Symposium on. IEEE, 2012, pp. 1-2. |
Giusi, et al. “Bipolar mode operation and scalability of double-gate capacitorless 1T-DRAM cells.” Electron Devices, IEEE Transactions on, vol. 57, No. 8 (2010), pp. 1743-1750. |
Gupta, et al. “32nm high-density high-speed T-RAM embedded memory technology.” Electron Devices Meeting (IEDM), 2010 IEEE International. IEEE, 2010, pp. 12-1. |
Han, et al. “Bistable resistor (biristor)-gateless silicon nanowire memory.” VLSI Technology (VLSIT), 2010 Symposium on. IEEE, 2010, pp. 171-172. |
Han, et al. “Biristor—Bistable resistor based on a silicon nanowire.” Electron Device Letters, IEEE 31.8 (2010): 797-799. |
Hubert, et al., “Experimental comparison of programming mechanisms in 1T-DRAM cells with variable channel length”, Solid-State Device Research Conference (ESSDERC), 2010 Proceedings of the European, pp. 150-153, Sep. 14-16, 2010. |
Hwang, et al. “Offset buried metal gate vertical floating body memory technology with excellent retention time for DRAM application.” VLSI Technology (VLSIT), 2011 Symposium on. IEEE, 2011, pp. 172-173. |
Kim, et al. “Vertical double gate Z-RAM technology with remarkable low voltage operation for DRAM application.” VLSI Technology (VLSIT), 2010 Symposium on, 2010, pp. 163-164. |
Kim, et al. “Silicon on replacement insulator (SRI) floating body cell (FBC) memory.” VLSI Technology (VLSIT), 2010 Symposium on. IEEE, 2010, pp. 165-166. |
Kim, et al. “Optical charge-pumping: A universal trap characterization technique for nanoscale floating body devices.” VLSI Technology (VLSIT), 2011 Symposium on. IEEE, 2011, pp. 190-191. |
Kim, et al. “Investigation of 1T Dram cell with non-overlap structure and recessed channel.” Silicon Nanoelectronics Workshop (SNW), 2010. IEEE, 2010, pp. 1-2. |
Kim, et al. Resistive-Memory Embedded Unified Ram (R-URAM, 2009, pp. 2670-2674. |
Lu, et al., “A Floating-Body/Gate DRAM Cell Upgraded for Long Retention Time”, IEEE Elec. Dev. Letters, vol. 32, No. 6, pp. 731-733, Jun. 2011. |
Lu, et al., “A Simplified Superior Floating-Body/Gate DRAM Cell”, IEEE Elec. Dev. Letters, vol. 30, No. 3, Mar. 2009, pp. 282-284. |
Lee, et al. “A Novel Capacitorless 1T DRAM Cell for Data Retention Time Improvement.” Nanotechnology, IEEE Transactions on, vol. 10, No. 3, 2011, pp. 462-466. |
Leiss, et al., “dRAM Design Using the Taper-Isolated Dynamic RAM Cell.” Solid-State Circuits, IEEE Journal of 17.2 (1982): 337-344. |
Liu, Xuelian, et al. “A three-dimensional DRAM using floating body cell in FDSOI devices.” Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2012 IEEE 15th International Symposium on. IEEE, 2012, pp. 159-162. |
Mahatme, et al. “Total ionizing dose effects on ultra thin buried oxide floating body memories.” Reliability Physics Symposium (IRPS), 2012 IEEE International, 2012, pp. 1-5. |
Moon, et al. “An optically assisted program method for capacitorless 1T-DRAM.” Electron Devices, IEEE Transactions on, vol. 57, No. 7, 2010, pp. 1714-1718. |
Moon, et al. “Multi-functional universal device using a band-engineered vertical structure.” Electron Devices Meeting (IEDM), 2011 IEEE International. IEEE, 2011, pp. 24-26. |
Moon, et al. “Fin-width dependence of BJT-based 1T-DRAM implemented on FinFET.” Electron Device Letters, vol. 31, No. 9 (2010): 909-911. |
Moon, et al. “Ultimately scaled 20nm unified-RAM.” Electron Devices Meeting (IEDM), 2010 IEEE International. IEEE, 2010, pp. 12-2. |
Nicoletti, et al. “The Dependence of Retention Time on Gate Length in UTBOX FBRAM With Different Source/Drain Junction Engineering.” Electron Device Letters, vol. 33, No. 7, 2012, pp. 940-942. |
Pulicani, R., et al. “Simulation of intrinsic bipolar transistor mechanisms for future capacitor-less eDRAM on bulk substrate.” Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on. IEEE, 2010, pp. 966-969. |
Pellizzer et al., A 90nm Phase Change Memory Technology for Stand-Alone Non-Volatile Memory Applications, pp. 1-1, 2006. |
Ranica, et al. “A one transistor cell on bulk substrate (1T-Bulk) for low-cost and high density eDRAM.” VLSI Technology, 2004. Digest of Technical Papers. 2004 Symposium on. IEEE, 2004, pp. 128-129. |
Ranica et al. Scaled 1T-Bulk devices built with CMOS 90nm technology for low-cost eDRAM applications. Pascale. mazoyer@st.com, 2005, 38-39. |
Reisch, “On bistable behavior and open-base breakdown of bipolar transistors in the avalanche regime-modeling and applications.” Electron Devices, IEEE Transactions on 39.6 (1992): 1398-1409. |
Number | Date | Country | |
---|---|---|---|
20220093175 A1 | Mar 2022 | US |
Number | Date | Country | |
---|---|---|---|
61547734 | Oct 2011 | US | |
61546571 | Oct 2011 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16950199 | Nov 2020 | US |
Child | 17540694 | US | |
Parent | 16710423 | Dec 2019 | US |
Child | 16950199 | US | |
Parent | 16274521 | Feb 2019 | US |
Child | 16710423 | US | |
Parent | 15893623 | Feb 2018 | US |
Child | 16274521 | US | |
Parent | 15499519 | Apr 2017 | US |
Child | 15893623 | US | |
Parent | 15191137 | Jun 2016 | US |
Child | 15499519 | US | |
Parent | 14680268 | Apr 2015 | US |
Child | 15191137 | US | |
Parent | 13652457 | Oct 2012 | US |
Child | 14680268 | US |