Claims
- 1. A semiconductor memory comprising:
- a pair of data lines which are formed substantially in parallel to each other;
- a plurality of word lines, each of which is arranged so as to intersect with both of said pair of data lines;
- a plurality of dynamic memory cells, each of which is coupled to one of said word lines and to one of said data lines;
- an amplifier having a pair of N-channel MOS transistors and a pair of P-channel MOS transistors, wherein each transistor of said pair of N-channel MOS transistors has a gate cross-coupled to a drain of the other transistor of said pair of N-channel MOS transistors, wherein a drain of one of said pair of N-channel MOS transistors is coupled to one of said pair of data lines and the drain of the other of said pair of N-channel MOS transistors is coupled to the other of said pair of data lines, wherein each transistor of said pair of P-channel MOS transistor has a gate cross-coupled to a drain of the other transistor of said pair of P-channel MOS transistors, and wherein a drain of one of said pair of P-channel MOS transistors is coupled to one of said pair of data lines and the drain of the other of said pair of P-channel MOS transistors is coupled to the other of said pair of data lines, wherein said amplifier provides said data lines with a high-level potential and a low-level potential, respectively; and
- a first switching MOS transistor having a source-drain path provided between said pair of data lines, wherein said first switching MOS transistor sets said pair of data lines at an intermediate level between said high-level potential and said low-level potential when said plurality of memory cells are in a non-selected state.
- 2. A semiconductor memory according to claim 1, further comprising:
- a second switching MOS transistor of N-channel type having a drain coupled to a source of each of said pair of N-channel MOS transistors and a source coupled to a first potential terminal; and
- a third switching MOS transistor of P-channel type having a drain coupled to a source of each of said pair of P-channel MOS transistors and a source coupled to a second potential terminal.
- 3. A semiconductor memory according to claim 2,
- wherein said first potential terminal has a potential level corresponding to said low-level potential, and
- wherein said second potential terminal has a potential level corresponding to said high-level potential.
- 4. A semiconductor memory according to claim 3,
- wherein operation of said pair of N-channel MOS transistors is started at a time different from the time when operation of said pair of P-channel MOS transistors is started.
- 5. A semiconductor memory according to claim 4, further comprising:
- a fourth switching MOS transistor of N-channel type having a drain coupled to said source of each of said pair of N-channel MOS transistors and a source coupled to said first potential terminal, wherein said fourth switching MOS transistor is turned "on" at a time different from the time when said second switching MOS transistor is turned "on".
- 6. A semiconductor memory according to claim 5, further comprising:
- a fifth switching MOS transistor having a source-drain path provided between one of said pair of data lines and a terminal being supplied with said intermediate level potential; and
- a sixth switching MOS transistor having a source-drain path provided between the other of said pair of data lines and said terminal being supplied with said intermediate level potential,
- wherein said fifth and sixth switching MOS transistors set said pair of data lines at said intermediate level when said plurality of memory cells are in said non-selected state.
Parent Case Info
This is continuation of application Ser. No. 306,612 filed Sep. 15, 1994; now U.S. Pat. No. 5,448,520 which is a continuation of application Ser. No. 193,896, filed Feb. 9, 1994, now U.S. Pat. No. 5,365,478 which is a continuation of application Ser. No. 115,241, filed Aug. 18, 1993, abandoned which is a continuation of application Ser. No. 985,644, filed Dec. 7, 1992, abandoned which is a continuation of application Ser. No. 864,934, filed Apr. 7, 1992, now U.S. Pat. No. 5,170,574 which was a continuation of Ser. No. 07/515,345 filed Apr. 30, 1990, now U.S. Pat. No. 5,119,332 which is a continuation of Ser. No. 07/397,119 filed Aug. 22, 1989, abandoned which is a continuation of application Ser. No. 07/230,046 filed Aug. 9, 1988, now U.S. Pat. No. 4,860,255 which is a continuation of Ser. No. 07/120,539 filed Nov. 13, 1987, now abandoned, which is a division of application Ser. No. 07/941,840 filed Dec. 15, 1986, now U.S. Pat. No. 4,709,353, which is a division of application Ser. No. 07/854,502 filed Apr. 22, 1986, now U.S. Pat. NO. 4,646,267, which is a division of application Ser. No. 07/756,707 filed Jul. 19, 1985, now U.S. Pat. No. 4,592,022, which is a division of application Ser. No. 07/638,982 filed Aug. 8, 1984, now U.S. Pat. No. 4,539,658, which is a division of application Ser. No. 07/377,958 filed May 13, 1982, now U.S. Pat. No. 4,472,792.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4399519 |
Masuda et al. |
Aug 1983 |
|
5448520 |
Shimohigashi et al. |
Sep 1995 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
3035260A1 |
Sep 1980 |
DEX |
Non-Patent Literature Citations (1)
Entry |
E. Arai et al., "A 64-kbit Dynamic MOS RAM", IEEE Journal of Solid-State Circuits, vol. SC-13, No. 3, Jun. 1978, pp. 333-338. |
Divisions (5)
|
Number |
Date |
Country |
Parent |
941840 |
Dec 1986 |
|
Parent |
854502 |
Apr 1986 |
|
Parent |
756707 |
Jul 1985 |
|
Parent |
638982 |
Aug 1994 |
|
Parent |
377958 |
May 1982 |
|
Continuations (9)
|
Number |
Date |
Country |
Parent |
306612 |
Sep 1994 |
|
Parent |
193896 |
Sep 1994 |
|
Parent |
115241 |
Aug 1993 |
|
Parent |
985644 |
Dec 1992 |
|
Parent |
864934 |
Apr 1992 |
|
Parent |
515345 |
Apr 1990 |
|
Parent |
397119 |
Aug 1989 |
|
Parent |
230046 |
Aug 1988 |
|
Parent |
120539 |
Nov 1987 |
|