Claims
- 1. A semiconductor memory formed in a semiconductor integrated circuit comprising:
- a pair of data lines disposed substantially parallel and adjacent to each other;
- a plurality of word lines, each of which is arranged so as to intersect with both of said pair of data lines;
- a plurality of memory cells, each of which is coupled to one of said word lines and one of said pair of data lines at a cross point thereof;
- an amplifier coupled to said pair of data lines for amplifying a potential difference with exists between said data lines, said amplifier comprising first and second circuits;
- wherein said circuit includes a first MISFET of a first conductivity type having its drain coupled to one of said pair of data lines and its gate coupled to the other of said pair of data lines, a second MISFET of said first conductivity type having its drain coupled to said gate of said first MISFET, its gate coupled to said drain of said first MISFET and its source coupled to a source of said first MISFET, a third MISFET of said first conductivity type having its drain coupled to said source of said first MISFET, its source supplied with a first power source voltage and its gate supplied with a first timing signal, and a fourth MISFET of said first conductivity type having its drain coupled to said source of said first MISFET, its source supplied with said first power source voltage and its gate supplied with a second timing signal; and
- wherein said second circuit includes a fifth MISFET of a second conductivity type having its drain coupled to one of said pair of data lines and its gate coupled to the other of said pair of data lines, a sixth MISFET of said second conductivity type having its drain coupled to said gate of said fifth MISFET, its gate coupled to said drain of said fifth MISFET and its source coupled to a source of said fifth MISFET, and a seventh MISFET of said second conductivity type having its drain coupled to said source of said fifth MISFET, its source supplied with a second power source voltage and its gate supplied with a third timing signal,
- wherein said third MISFET is turned "on" in response to said first timing signal at a time different from a time when said fourth MISFET is turned "on" in response to said second timing signals, and wherein said seventh MISFET is turned "on" in response to said third timing signal at a time different from said time when said fourth MISFET is turned "on" in response to said second timing signals.
- 2. A semiconductor memory according to claim 1, wherein an amplification operation of said first circuit is started in response to turning "on" of said third or fourth MISFETs, and wherein an amplification operation of said second circuit is started in response to turning "on" of said seventh MISFET.
- 3. A semiconductor memory according to claim 2, wherein said first, second, third and fourth MISFETs are N-channel MISFETs and said fifth, sixth and seventh MISFETs are P-channel MISFETs.
- 4. A semiconductor memory according to claim 3, wherein said fourth MISFET is turned "on" after said third MISFET is turned "on", and wherein said seventh MISFET is turned "on" after said fourth MISFET is turned "on".
- 5. A semiconductor memory according to claim 4, wherein said first power source voltage corresponds to a ground potential and said second power source voltage corresponds to a positive potential.
- 6. A semiconductor memory according to claim 5, wherein a conductance of said third MISFET is smaller than a conductance of said fourth MISFET.
- 7. A semiconductor memory according to claim 6, further comprising means for charging said pair of data lines at a potential intermediate between said first power source voltage and said second power source voltage.
- 8. A semiconductor memory according to claim 7, further comprising selecting means coupled to said plurality of word lines for placing one of said plurality of word lines in a selected state, wherein said potential difference between said data lines is generated in response to selection of one of said plurality of word lines by said selecting means.
Priority Claims (1)
Number |
Date |
Country |
Kind |
56-70733 |
May 1981 |
JPX |
|
Parent Case Info
This application is a continuation of Ser. No. 07/515,345 filed Apr. 30, 1990, now U.S. Pat. No. 5,119,332, which is a continuation of Ser. No. 07/397,119 filed on Aug. 22, 1989, now abandoned, which is a continuation of Ser. No. 07/230,046, filed Aug. 9, 1988, now U.S. Pat. No. 4,860,255, which is a continuation of Ser. No. 07/120,539, filed Nov. 13, 1987, now abandoned, which is a division of Ser. No. 06/941,840, filed Dec. 15, 1986 now U.S. Pat. No. 4,709,353, which is a division of Ser. No. 06/854,502 filed Apr. 22, 1986, now U.S. Pat. No. 4,646,267, which is a division of Ser. No. 06/756,707 filed Jul. 19, 1985, now U.S. Pat. No. 4,592,022, which is a division of Ser. No. 06/638,982, filed Aug. 8, 1984, now U.S. Pat. No. 4,539,658, which is a division of Ser. No. 06/377,958, filed May 13, 1982, now U.S. Pat. No. 4,472,792.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4045783 |
Harland |
Aug 1977 |
|
4169233 |
Harastzl |
Sep 1979 |
|
4860255 |
Shimohigashi et al. |
Aug 1989 |
|
Divisions (5)
|
Number |
Date |
Country |
Parent |
941840 |
Dec 1986 |
|
Parent |
854502 |
Apr 1986 |
|
Parent |
756707 |
Jul 1985 |
|
Parent |
638982 |
Aug 1984 |
|
Parent |
377958 |
May 1982 |
|
Continuations (4)
|
Number |
Date |
Country |
Parent |
515345 |
Apr 1990 |
|
Parent |
397119 |
Aug 1989 |
|
Parent |
230046 |
Aug 1988 |
|
Parent |
120539 |
Nov 1987 |
|