The present disclosure relates to semiconductor modules used for various electronic devices.
Hereinafter, a conventional semiconductor module will be described with reference to the drawings.
Since a large current flows between source electrode 2S and output terminal 4 and between source electrode 3S and negative electrode terminal 6, the plurality of leads 5 are connected in parallel to secure electrical capacity.
Note that Patent Literature (PTL) 1, for example, is known as related art document information pertaining to the present application.
PTL 1: International Publication No. WO2016/002385
A semiconductor module according to one aspect of the present disclosure includes: an insulating substrate having a surface in a first direction; a first conductor disposed on the surface of the insulating substrate, the first conductor having a surface in the first direction; a second conductor disposed on the surface of the insulating substrate, the second conductor having a surface in the first direction; a first semiconductor element disposed on the surface of the first conductor; a second semiconductor element disposed on the surface of the second conductor, the second semiconductor element being located in a second direction viewed from the first semiconductor element; a first busbar connected to the surface of the first conductor in a region between the first semiconductor element and the second semiconductor element as viewed in the first direction, the first busbar being supplied with one of a first potential and a second potential; a second busbar connected to the second semiconductor element, the second busbar being supplied with an other of the first potential and the second potential; and an output busbar connected to the surface of the second conductor in the region between the first semiconductor element and the second semiconductor element as viewed in the first direction, the output busbar connecting the first semiconductor element to the surface of the second conductor. The output busbar is disposed partially overlapping the first busbar as viewed in the first direction. The output busbar is located in the first direction viewed from the first busbar in a region where the output busbar and the first busbar overlap each other, as viewed in the first direction. The output busbar outputs the first potential or the second potential supplied to the first semiconductor element or the second semiconductor element.
According to the present disclosure, the first busbar connected to the first conductor is disposed facing the output busbar in closer proximity than the first conductor is. Therefore, when electric power supplied from the outside through the first semiconductor element in particular is supplied to the output end, the magnetic flux generated at the output busbar and the magnetic flux generated at the first busbar are easily canceled out, and thus the value of an inductance component at each of the output busbar and the first busbar is kept small. Furthermore, it becomes easy to obtain a capacitance component that is generated between the first busbar and the output busbar, and thus inductance components at both the first busbar and the output busbar which become a factor that causes a surge voltage along with an instantaneous increase in impedance are reduced. As a result, when the switching frequency of the semiconductor element increases, the occurrence of a surge voltage can be reduced as well.
In conventional semiconductor module 1 described with reference to
With the semiconductor module according to the present disclosure, it is possible to reduce the occurrence of a surge voltage.
Hereinafter, the configuration of semiconductor module 7 according to Embodiment 1 of the present disclosure will be described with reference to
First conductor 9 and second conductor 10 are disposed on surface 8a of insulating substrate 8 that is located in first direction D1 (refer to
Output busbar 15 connects, to surface 10a of second conductor 10 (the upper surface of second conductor 10 in
Furthermore, output busbar 15 covers a surface of first busbar 13 that is located in the first direction (the upper surface of first busbar 13). In other words, as viewed in first direction D1, output busbar 15 is disposed overlapping at least a portion (connecting portion 13A of first busbar 13 on the first conductor. Output busbar 15 is located in first direction D1 from first busbar 13 in an overlap region between output busbar 15 and first busbar 13, as viewed in first direction D1.
Output busbar 15 outputs the positive potential or the negative potential supplied from the outside to first semiconductor element 11 or second semiconductor element 12.
With the above configuration, first busbar 13 (connecting portion 13A) connected to first conductor 9 is disposed facing output busbar 15 in closer proximity than first conductor 9 is. Therefore, when the electric power (the positive potential or the negative potential) supplied from the outside through first semiconductor element 11 is output through output busbar 15, the magnetic flux generated at output busbar 15 and the magnetic flux generated at first busbar 13 are easily canceled out. Thus, the value of an inductance component at each of output busbar 15 and first busbar 13 is kept small. Furthermore, it becomes easy to obtain a capacitance component that is generated between first busbar 13 and output busbar 15. This capacitance component reduces the effects of inductance components at both first busbar 13 and output busbar 15 which become a factor that causes a surge voltage. As a result, when the switching frequency of first semiconductor element 11 or second semiconductor element 12 increases, an instantaneous increase in impedance is reduced, and the occurrence of a surge voltage can be reduced as well. Thus, breakage, degradation, etc., of first semiconductor element 11 and second semiconductor element 12 due to application of a high voltage are reduced.
Hereinafter, the configuration of semiconductor module 7 will be described in detail with reference to
First, the connection and operation of semiconductor module 7 will be described in a simplified manner.
As illustrated in
Drain electrode 11D of first semiconductor element 11 included in the upper arm is connected to first busbar 13 via first conductor 9. Source electrode 11S of first semiconductor element 11 included in the upper arm is electrically connected to drain electrode 12D of second semiconductor element 12 included in the lower arm. In
Second conductor 10 and output busbar 15 illustrated in
Furthermore, since second conductor 10, connecting portion 16, output busbar 15, and output portion 17 have the same potential, output portion 17 may be directly connected to second conductor 10. Alternatively, output portion 17 may be integrated with second conductor 10.
As illustrated in
Next, another example of the structure of semiconductor module 7 will be described with reference to
Note that first conductor 9 and second conductor 10 may each be a layer-shaped conductor having a small thickness in first direction D1. With this configuration, the heat transfer to insulating substrate 8 improves.
Furthermore, first conductor 9 and second conductor 10 may each be in the form of a board, a lead frame, or a block having a large thickness in first direction D1. With this configuration, the electrical conductivity, the heat dissipation, etc., improve.
As illustrated in
Furthermore, as illustrated in
The positive potential is supplied from the outside of semiconductor module 7 to first busbar 13 (refer to
Second busbar 14 is connected to second semiconductor element 12. Source electrode 12S is provided on surface 12a of second semiconductor element 12, and second busbar 14 is electrically connected to source electrode 12S. Second busbar 14 and source electrode 12S are joined together by welding such as soldering. The negative potential is supplied from the outside of semiconductor module 7 to second busbar 14. Furthermore, connecting portion 14A of second busbar 14 faces at least output busbar 15 in second direction D2 and includes protrusion 14C extending in the direction opposite to second direction D2 relative to second semiconductor element 12 as viewed in first direction D1 (refer to
With this configuration, it is possible to increase the value of a capacitance component that is generated between second busbar 14 and output busbar 15.
Furthermore, in order to adjust the value of a capacitance component that is generated between second busbar 14 and output busbar 15, the positional relationship may be such that as viewed inf first direction D1, the end of connecting portion 14A of second busbar 14 that is located in the direction opposite to second direction D2 matches the end of second semiconductor element 12 that is located in the direction opposite to second direction D2. Furthermore, as viewed in first direction D1, the end of connecting portion 14A of second busbar 14 that is located in the direction opposite to second direction D2 may be positioned farther away from output busbar 15 than the end of second semiconductor element 12 that is located in the direction opposite to second direction D2 is.
Similar to first busbar 13, second busbar 14 includes connecting portion 14A and lead-out portion 14B, and connecting portion 14A includes protrusion 14C. Connecting portion 14A and lead-out portion 14B are formed of an integrated single conductor. Lead-out portion 14B is disposed at a position suitable for supplying the positive potential and may be lead out in a form equivalent to a terminal.
Output busbar 15 connects first semiconductor element 11 and surface 10a of second conductor 10. The position at which output busbar 15 is connected to second conductor 10 is located between second semiconductor element 12 and first semiconductor element 11. In other words, one end of output busbar 15 is connected to surface 10a of second conductor 10. First semiconductor element 11 has source electrode 11S, and source electrode 11S is provided on surface 11a of first semiconductor element 11. Output busbar 15 is connected to source electrode 11S. Output busbar 15 and source electrode 11S are joined together by welding such as soldering. Likewise, output busbar 15 and second conductor 10 are joined together by welding such as soldering.
Furthermore, output busbar 15 covers connecting portion 13A of first busbar 13. Note that output busbar 15 and first busbar 13 are not in contact with each other. As mentioned earlier, connecting portion 13A of first busbar 13 is located between first semiconductor element 11 and second semiconductor element 12. Therefore, output busbar 15 connecting first semiconductor element 11 and surface 10a of second conductor 10 extends across connecting portion 13A, which is a part of first busbar 13.
As is clear from the foregoing description, connecting portion 13A of first busbar 13 connected to first conductor 9 is located on surface 9a of first conductor 9. Connecting portion 13A of first busbar 13 is disposed in closer proximity to output busbar 15 than first conductor 9 is in first direction D1. With this configuration, when electric power supplied from the outside through first semiconductor element 11 is supplied to the output end via output busbar 15, the magnetic flux generated at output busbar 15 and the magnetic flux generated at first busbar 13 are easily canceled out, and thus the value of an inductance component at each of output busbar 15 and first busbar 13 is kept small. Furthermore, it becomes easy to obtain a capacitance component that is generated between first busbar 13 and output busbar 15, and this capacitance component reduces the effects of inductance components at both first busbar 13 and output busbar 15 which become a factor that causes a surge voltage. As a result, when the switching frequency of first semiconductor element 11 or second semiconductor element 12 increases, the occurrence of a surge voltage can be reduced as well.
Furthermore, since there is output busbar 15 between first busbar 13 and second busbar 14 as illustrated in
The capacitance can be increased even when the thickness of first busbar 13 in first direction D1 is less than or equal to the thickness of first semiconductor element 11 in first direction D1. Therefore, dead space of surface 9a of first conductor 9 can be used and thus, it is possible to reduce the thickness dimension of semiconductor module 7 in first direction D1.
Next, the configuration of semiconductor module 7 according to Embodiment 2 of the present disclosure will be described with reference to
As mentioned earlier, connecting portion 13A of first busbar 13 is provided on surface 9a of first conductor 9. In other words, connecting portion 13A of first busbar 13 is provided in a region between first semiconductor element 11 and second semiconductor element 12. Thus, connecting portion 13A significantly contributes to the magnetic flux cancellation and the increase in capacitance components.
Therefore, with busbar extension 13C, the area of facing sections of first busbar 13 and output busbar 15 further increases, and thus the magnetic flux generated at output busbar 15 and the magnetic flux generated at first busbar 13 are efficiently canceled out, leading to a significant reduction in the value of an inductance component at each of output busbar 15 and first busbar 13. Furthermore, it becomes easy to obtain a capacitance component that is generated between first busbar 13 and output busbar 15, and this capacitance component reduces the effects of inductance components at both first busbar 13 and output busbar 15 which become a factor that causes a surge voltage. As a result, when the switching frequency of first semiconductor element 11 or second semiconductor element 12 increases, the occurrence of a surge voltage can be reduced as well.
Next, the configuration of semiconductor module 7 according to Embodiment 3 of the present disclosure will be described with reference to
In semiconductor module 7 according to the present exemplary embodiment illustrated in
With busbar hook-shaped portion 13D, it becomes easy to obtain a capacitance component that is generated between first busbar 13 and output busbar 15, reducing the effects of inductance components at both first busbar 13 and output busbar 15 which become a factor that causes a surge voltage. As a result, when the switching frequency of first semiconductor element 11 or second semiconductor element 12 increases, the occurrence of a surge voltage can be reduced as well.
Note that as illustrated in
Next, the configuration of semiconductor module 7 according to Embodiment 4 of the present disclosure will be described with reference to
As illustrated in
As illustrated in
In other words, each of first conductor 9, second conductor 10, connecting portion 13A of first busbar 13, connecting portion 14A of second busbar 14, and output busbar 15 corresponds to a rectangular portion in a top view. Furthermore, each of first conductor 9, second conductor 10, connecting portion 13A of first busbar 13, connecting portion 14A of second busbar 14, and output busbar 15 is longer in the Y-direction (third direction D3) than in the X-direction (second direction D2) in the top view.
In this configuration, the ratio of the length in the Y-direction in which the capacitance component is likely to increase with the length by first busbar 13, second busbar 14, and output busbar 15 to the length in the X-direction which is the direction of flow of an electric current flowing inside semiconductor module 7 and in which the inductance component is likely to increase with the length is greater than that in Embodiment 1 illustrated in
As illustrated in
The plurality of first semiconductor elements 11 are connected in parallel and are controlled by controller 18 so as to be turned ON (connection) and OFF (disconnection) in synchronization. Similarly, the plurality of second semiconductor elements 12 are connected in parallel and are controlled by controller 18 so as to be turned ON (connection) and OFF (disconnection) in synchronization. With this configuration, semiconductor module 7 can easily output a large electric power. Furthermore, the operational load on each of the plurality of first semiconductor elements 11 and each of the plurality of second semiconductor elements 12 is lightened. Moreover, the heat sources of the plurality of first semiconductor elements 11 and the plurality of second semiconductor elements 12 are distributed in multiple positions. As a result, the increase in the temperature of semiconductor module 7 during operation can be reduced.
Although terms indicating directions in the drawings such as “upper” and “lower” are used in the foregoing description of the exemplary embodiments, these merely indicate relative positioning in the drawings and are not meant to limit the present disclosure.
As mentioned earlier, in the above-described exemplary embodiments, first busbar 13 and first semiconductor element 11 are connected to the positive potential, and second busbar 14 and second semiconductor element 12 are connected to the negative potential, as an example, but first busbar 13 and first semiconductor element 11 may be connected to the negative potential, and second busbar 14 and second semiconductor element 12 may be connected to the positive potential. In the case where first busbar 13 and first semiconductor element 11 are connected to the negative potential, and second busbar 14 and second semiconductor element 12 are connected to the positive potential, it is sufficient that the connections between source electrode 11S of first semiconductor element 11, source electrode 12S of second semiconductor element 12, drain electrode 11D of first semiconductor element 11, and drain electrode 12D of second semiconductor element 12 in the above-described exemplary embodiments be reversed.
Note that in the above exemplary embodiments, the first potential is described as the positive potential and the second potential is described as the negative potential, but these potentials do not necessarily need to be the positive and negative potentials. It is sufficient that these potentials be two different potentials.
Semiconductor module 7 according to one aspect of the present disclosure includes: insulating substrate 8 having surface 8a in first direction 8a; first conductor 9 disposed on surface 8a of insulating substrate 8 and having surface 9a in first direction D1; second conductor 10 disposed on surface 8a of insulating substrate 8 and having surface 10a in first direction D1; first semiconductor element 11 disposed on surface 9a of first conductor 9; second semiconductor element 12 disposed on surface 10a of second conductor 10 and located in second direction D2 viewed from first semiconductor element 11; first busbar 13 connected to surface 9a of first conductor 9 in a region between first semiconductor element 11 and second semiconductor element 12 as viewed in first direction D1, and supplied with one of a first potential (positive potential) and a second potential (negative potential); second busbar 14 connected to second semiconductor element 12 and supplied with the other of the positive potential and the negative potential; and output busbar 15 connecting first semiconductor element 11 to surface 10a of second conductor 10 and connected to surface 10a of second conductor 10 in the region between first semiconductor element 11 and second semiconductor element 12 as viewed in first direction D1. Output busbar 15 is disposed at least partially overlapping first busbar 13 as viewed in first direction D1. Output busbar 15 is located in first direction D1 viewed from first busbar 13 in a region where output busbar 15 and first busbar 13 overlap each other, as viewed in first direction D1. Output busbar 15 outputs the first potential (positive potential) or the second potential (negative potential) supplied to first semiconductor element 11 or second semiconductor element 12.
In semiconductor module 7 according to one aspect of the present disclosure, first busbar 13 may further include busbar extension 13C extending in second direction D2 relative to end 9E of first conductor 9 in second direction D2 as viewed in first direction D1, and busbar extension 13C may face output busbar 15.
In semiconductor module 7 according to one aspect of the present disclosure, first busbar 13 may further include busbar hook-shaped portion 13D extending from busbar extension 13C in a direction opposite to first direction D1.
In semiconductor module 7 according to one aspect of the present disclosure, each of first conductor 9, second conductor 10, first busbar 13, second busbar 14, and output busbar 15 may include a rectangular portion longer in third direction D3 perpendicular to first direction D1 and second direction D2 than in second direction D2 as viewed in first direction D1.
In semiconductor module 7 according to one aspect of the present disclosure, the plurality of first semiconductor elements 11 may be disposed on surface 9a of first conductor 9 side by side in third direction D3, and the plurality of second semiconductor elements 12 may be disposed on surface 10a of second conductor 10 side by side in third direction D3.
The semiconductor module according to the present disclosure has the advantageous effect of reducing the occurrence of a surge voltage and is useful in various electronic devices.
1 semiconductor module
2 upper arm semiconductor
2D drain electrode
2S source electrode
3 lower arm semiconductor
3D drain electrode
3S source electrode
4 output terminal
5 lead
6 negative electrode terminal
7 semiconductor module
8 insulating substrate
8
a surface
9 first conductor
9
a surface
9E end
10 second conductor
10
a surface
11 first semiconductor element
11
a surface
11D drain electrode
11S source electrode
12 second semiconductor element
12
a surface
12D drain electrode
12S source electrode
13 first busbar
13A connecting portion
13B lead-out portion
13C busbar extension
13D busbar hook-shaped portion
14 second busbar
14A connecting portion
14B lead-out portion
14C protrusion
15 output busbar
16 connecting portion
17 output portion
18 controller
19 heat dissipator
30 positive electrode terminal
D1 first direction
D2 second direction
D3 third direction
Number | Date | Country | Kind |
---|---|---|---|
2018-057382 | Mar 2018 | JP | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2019/004715 | 2/8/2019 | WO | 00 |