The present application claims priority to Korean Patent Application No. 10-2012-0118753, filed on Oct. 25, 2012, in the Korean Patent Office, which is incorporated herein by reference in its entirety.
1. Technical Field
Various embodiments of the present invention generally relate to a semiconductor package.
2. Related Art
In general, all terminals of the conventional semiconductor package are formed on the bottom thereof, and connected to terminals formed on a substrate 30 with solder balls or other medium.
Such a semiconductor package has a problem in that the area of the substrate 30 is widened with the increase in the number of semiconductor chips, thereby increasing the size of a product. This may serve as an important limiting factor in designing a system such as a mobile device. Furthermore, since signals are transmitted between CPU 10 and DRAM 20 through the substrate 30, interconnections (not illustrated) of the substrate may become complex.
Furthermore, the semiconductor device including the plurality of semiconductor packages stacked vertically therein may have difficulties in reducing the thickness of a system, and thus serve as a limiting factor in designing a system such as a mobile device.
Various embodiments are directed to a semiconductor package capable of reducing an area and thickness.
In an embodiment, a semiconductor package includes: a first semiconductor package including a first terminal and a second terminal provided on a surface different from a surface on which the first terminal is formed; and a second semiconductor package including a third terminal connected to the first terminal, wherein the surface on which the first terminal is formed faces a surface on which the third terminal is formed.
The second semiconductor package may furtherer include a fourth terminal provided on a surface different from the surface on which the third terminal is formed.
The first semiconductor package adjacent to the second semiconductor package may have a stepped portion formed therein.
The second semiconductor package adjacent to the first semiconductor package has a stepped portion formed therein.
In an embodiment, a mobile phone including a semiconductor package includes: a first semiconductor package including a first terminal and a second terminal provided on a surface different from a surface on which the first terminal is formed; and a second semiconductor package including a third terminal connected to the first terminal, wherein the surface on which the first terminal is formed faces a surface on which the third terminal is formed.
Various embodiments will be described below in more detail with reference to the accompanying drawings. The present invention may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the present invention to those skilled in the art. Throughout the disclosure, like reference numerals refer to like parts throughout the various figures and embodiments of the present invention.
Referring to
The first semiconductor package 200 has a stepped portion formed therein, on which the first terminal 210 is formed.
In
The first and second semiconductor packages 200 and 300 may include first and second dies 230 and 330, respectively. The first die 230, the first terminal 210, and the second terminal 220 may be connected through signal lines 211 and 221 inside the first semiconductor package 200. The signal lines 211 and 221 may be formed of a conductive material. Furthermore, the second die 330 and the third terminal 310 may be connected through a signal line 311 inside the second semiconductor package 300. In the following drawings, it is obvious to those skilled in the art that a die and a terminal are connected through a signal line even though the signal line is not illustrated in the drawings.
The first terminal 210 may be directly connected to the third terminal 310 of the second semiconductor package 300 without passing through the substrate 100. Accordingly, interconnections (not illustrated) of the substrate 100 may be simplified, and interference from neighboring interconnections inside the substrate 100 may be reduced.
Referring to
The second terminal 220 may be connected to a terminal 110 formed on the substrate 100. In the embodiment of
The first die 230 embedded in the first semiconductor package 200 and the second die 330 embedded in the second semiconductor package 300 may not overlap each other, when seen from each other. This structure may reduce the possibility that another die will be deteriorated by heat generated by the respective semiconductor dies 230 and 330.
Furthermore, the connection point between the first and third terminals 210 and 310 may not overlap the first die 230, when seen from the top. This structure may prevent the first die 230 from being damaged by heat generated while the two terminals are bonded to each other. Similarly, the connection point between the first and third terminals 210 and 310 may not overlap the second die 330, when seen from the top.
Referring to
The embodiments of
The fourth terminal 320 may be connected to the second die 330 through a signal line 321. The fourth terminal 320 may be connected to a terminal formed on the substrate 100 positioned under the second semiconductor package 300, and connected to an interposer (not illustrated) positioned under the second semiconductor package 300 or a terminal (not illustrated) included in another semiconductor package (not illustrated).
In the embodiments of
In the embodiments of
As described above, the first and second dies 230 and 330 may not overlap each other, when seen from the top.
As described above, the connection point between the first semiconductor package 200 and the adjacent second semiconductor package 300, for example, a point where the first and third terminals 210 and 310 are directly connected to each other may not overlap the first die 230 embedded in the first semiconductor package 200. Furthermore, the connection point may not overlap the second die 330 embedded in the second semiconductor package 300.
The embodiments of
The first semiconductor package 200 further may include a sixth terminal 240 connected to a fifth terminal 410 formed in the third semiconductor package 400. The sixth terminal 240 may be connected to the fifth terminal 410 without passing through the substrate 100.
The first die 230 may not overlap a third die 430 provided in the third semiconductor package 400, when seen from the top.
The connection point between the fifth and six terminals 410 and 240 may not overlap the first die 230, when seen from the top. Furthermore, the connection point may not overlap the third die 430, when seen from the top.
In this embodiment of the present invention, the first semiconductor package 200 is adjacent to the second semiconductor package 300, the third semiconductor package 400, a fourth semiconductor package 500, and a fifth semiconductor package 600.
In these embodiments of the present invention, the first semiconductor package 200 further may include an eighth terminal 250 connected to a seventh terminal 510 of the fourth semiconductor package 500 and a tenth terminal 260 connected to a ninth terminal 610 of the fifth semiconductor package 600.
The first to fifth semiconductor packages may include stepped portions formed at overlapping portions therebetween, and the terminals may be formed in the stepped portions, respectively.
Referring to
In this embodiment of the present invention, the connection points between the first semiconductor package 200 and the second to fifth semiconductor packages 300 to 600 may not overlap the respective dies 230, 330, 430, 530, and 630, when seen from the top.
In the embodiments of
In accordance with the embodiments of the present invention, since a semiconductor package may be installed to overlap another semiconductor package adjacent thereto, it is possible to reduce the size of the substrate and the size of the system.
Furthermore, as the semiconductor package is installed to partially overlap the adjacent semiconductor package, it is possible to reduce the height of the system.
Furthermore, since the terminal of the semiconductor package connected to the adjacent semiconductor package does not pass through the substrate, the interconnections of the substrate may be simplified.
Furthermore, as the semiconductor package is installed to overlap the peripheral portion of the adjacent semiconductor package, it is possible to reduce heat transmitted to the adjacent semiconductor package.
Although various embodiments have been described for illustrative purposes, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2012-0118753 | Oct 2012 | KR | national |