This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2004-138684, filed on May 7, 2004, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a semiconductor storage device and its manufacturing method.
2. Background Art
The unit including a group of cell transistors CT serially connected as explained above and a group of capacitors CP connected to these cell transistors is regarded a memory cell block CB (hereafter referred to as a “cell block CB”). The series connected TC unit type ferroelectric RAM includes a number of cell blocks CB connected to a sense amplifier (not shown). Upon read/write operation, a certain cell block CB is selected the selector transistor ST, and a certain capacitor CP is selected by its cell transistor (Japanese Patent Laid-open Publications No. JP2002-299572 and No. JP2002-289797.
In FeRAM of this type, it is important that the ferroelectric film is stable in quantity of polarization. If the quantity of polarization of the ferroelectric film 70 varies largely, the sense amplifier cannot detect data accurately.
However, distances D0, D1 and D2 between capacitor electrodes 60 vary by 20˜30% of the minimum processible measure in the manufacturing process of the FeRAM. This means that the ferroelectric film 70 varies in thickness by 20˜30%. Therefore, even with the same voltage being applied to the capacitor electrode 60, electric field applied to the ferroelectric film 70 varies. It results in inviting the problem that the quantity of polarization of the ferroelectric film 70 varies. Further, operation voltage applied to the capacitor electrode 60 to polarize the ferroelectric film 70 is normally set to a level near the boundary between the non-saturated region and the saturated region of the quantity of polarization of the ferroelectric film 70. Therefore, once the ferroelectric film 70 varies in thickness, the quantity of polarization of the ferroelectric film 70 varies largely.
Further, operation voltage of conventional FeRAM is higher than operation voltages of the other most advanced semiconductor storage devices. If the ferroelectric film 70 is thick, operation voltage of FeRAM has to be increased to ensure a sufficient quantity of polarization. Therefore, it is preferable that the ferroelectric film 70 is thin. However, thickness of the ferroelectric film 70 is determined by the distance between two neighboring capacitor electrodes 60. Therefore, it has been impossible to reduce the thickness of the ferroelectric film 70 thinner than the minimum processible measure in the manufacturing process of FeRAM. As a result, conventional FeRAM is not suitable for operation under a reduced voltage.
It is therefore desirable to realize a semiconductor storage device having a ferroelectric film reduced in variety of thickness and sufficiently operable even under a reduced voltage and to realize a manufacturing method thereof.
A semiconductor storage device according to an embodiment of the invention comprises a semiconductor substrate; a memory cell block including a plurality of transistors formed on the semiconductor substrate, said plurality of transistors being connected in series by serial connection of a source and a drain of two neighboring transistors; first electrodes which are electrically connected to the source or drain of two neighboring transistors; a ferroelectric film deposited on sidewalls of the first electrodes to retain a gap in a central portion between two neighboring first electrodes; and second electrodes buried in the gaps and insulated from the electrodes of the transistors.
A manufacturing method of a semiconductor storage device according to an embodiment of the invention comprises: forming a memory cell block including a plurality of transistors which are connected in series by connection of a source and a drain of neighboring transistors; forming first electrodes connected to the source or the drain of neighboring transistors; depositing a ferroelectric film on sidewalls of the first electrodes so as not to fill the space between the neighboring first electrodes but to retain a gap in a central portion between the neighboring first electrodes; and burying the gaps with a second conductive material so that the second conductive material in each gap is insulated from the electrodes of the transistors.
Some embodiments of the invention will now be explained below with reference to the drawings. These embodiments should not be construed to limit the invention. For easier understanding, the drawings illustrate components in rough sketches.
A memory cell block CB (hereafter simply called “cell block CB”) includes a plurality of cell transistors CT and a selector transistor ST formed on the semiconductor substrate. Source or drain diffusion layers 20 of the cell transistors CT and the selector transistor ST are formed on the surface of the semiconductor substrate 10, and they are connected to the capacitor electrodes 60 via the plugs 50.
In each cell block CB, every two neighboring cell transistors CT share a common layer as their source and drain, and all these cell transistors CT are connected in series by these layers. The selector transistor ST is formed at one end of each cell block CB. The selector transistor ST is connected to the cell transistors CT in the common cell block CB through one of diffusion layers, and connected to a bit line contact BLC through the other diffusion layer. At the other end of each cell block CB, a plate line (not shown) for determining the potential of the semiconductor substrate 10 is formed. The diffusion layer 20 at the other end of the cell block CB, for example, may be used as the plate line.
The ferroelectric film 71 is deposited on sidewalls of neighboring capacitor electrodes 60 by an approximately uniform thickness T1. The ferroelectric film 71 is deposited by a method excellent in step coverage, such as MOCVD (Metal Organic Chemical Vapor Deposition). A gap is retained in a central portion between every two neighboring capacitor electrodes 60, and it is filled with a floating electrode 90. To retain the gap in the central portion between the capacitor electrodes 60, the ferroelectric film 71 is deposited not to bury the full space between the capacitor electrodes 60. The floating electrodes 90 are insulated in terms of direct current from the cell transistors CT, selector transistors ST, bit lines BL and semiconductor substrate 10. The ferroelectric film 71 may be made of, for example, PZT (Pb(Ti, Zr)O3), SBT(SrBi2Ta2O9) or BLT((Bi, La)4Ti3O12). The floating electrodes 90 may be made of the same material as that of the capacitor electrodes 60, such as, lutetium (Lu), iridium (Ir), iridium oxide (IrO2), platinum (Pt), SRO (SrRuO3), or the like.
Thickness T1 of the ferroelectric film 71 must be less than ½ of the distance between neighboring capacitor electrodes 60 to retain the gap for forming the floating electrode 90 only in the central portion between the capacitor electrodes 60. Thus, the thickness T1 must satisfy T1<D0/2, T1<D1/2 and T1<D2/2 in
In addition, when E is the direction normal to the alignment direction of the cell transistors CT and the selector transistor, width W0 of each ferroelectric film 71 in the direction E is wider than the width W1 of the capacitor electrodes 60 and the floating electrodes 90. Thus, even if the ferroelectric film 71 are offset in position more or less relative to the capacitor electrodes 60 and the floating electrodes 90, areas of the ferroelectric films 71 opposed to the capacitor electrodes and the floating electrodes 90 do not vary. This means that the ferroelectric film 71 can maintain a constant quantity of polarization through out a cell block CB.
One floating electrode 90, ferroelectric film 71 adjacent to side surfaces thereof and two capacitor electrodes 60 nearest to the floating electrode 90 via the ferroelectric film 71 make one capacitor CP1. One capacitor CP1 and one cell transistor CT function as a one-bit memory cell MC.
Each cell block CB includes 8 memory cells (8 bits) or 16 memory cells (16 bits). The number of memory cells MC is not limitative. However, if the cell block includes too many memory cells MC, transistors CT remote from the bit line contact BLC will not be supplied with a sufficient voltage. In this sense, there is an upper limit of the number of memory cells MC.
An interlayer insulating film 80 is deposited on the capacitors CP1. Bit lines BL are formed on the interlayer insulating film 80. In this embodiment, gates 30 of cell transistors CT and the selector transistor ST serve as word lines WL. Thus, the selector transistor ST can select a cell block CB, and each cell transistor CT can select its associated memory cell MC.
When a voltage is applied to a capacitor electrode 60 through a selector transistor ST and a cell transistor CT, an electric field is applied to the ferroelectric film 71. As a result, the ferroelectric film 71 is polarized and can hold data. Once the ferroelectric film 71 is polarized, the polarization of the ferroelectric film 71 is maintained even after the voltage to the capacitor electrode 60 is interrupted. Therefore, each memory cell MC functions as a nonvolatile memory.
As shown in
After that, a material of capacitor electrodes 60 is deposited on the interlayer insulating film 40 and the plugs 50. In addition, capacitors 60 are formed on the plugs 50 by photolithography and RIE (Reactive Ion Etching). As shown in
In the next step shown in
In the next step shown in
In the next step shown in
As shown in
According to the embodiment, thickness T1 of the ferroelectric film 71 depends upon the thickness of the film deposited in the step of depositing the ferroelectric film 71 as shown in
According to the instant embodiment, the floating electrode 90 exists amid the ferroelectric film 71 in each capacitor CP1. Therefore, thickness of the ferroelectric film 71 between the capacitor electrodes 60 is substantially 2*T1. Since the thickness T1 is less than ½ of the distance between the capacitor electrodes 60 as already explained, the substantial thickness 2*T1 of the ferroelectric film 71 between the capacitor electrodes 60 is less than the distances D0˜D2 between the capacitor electrodes 60. As a result, the operation voltage for writing or erasure can be reduced from conventional values.
In the step of forming the capacitor electrodes 60 shown in
As shown in
In the next step, a material of capacitor electrodes 62 is deposited on the interlayer insulating film 40 and the plugs 50. Further, a material of the capacitor electrodes 62 is formed on the plugs 50 by photolithography and RIE. In this step, the capacitor electrodes 62 extend in parallel to word lines WL continuously over adjacent cell blocks CB as shown in
In the next step shown in
In the next step shown in
In the next step shown in
In the next step shown in
As shown in
In the next step shown in
According to the second embodiment, the capacitor electrodes 62, ferroelectric film 71 and floating electrodes 92 are divided to segments for individual cell blocks CB in a common step. As a result, all of the capacitor electrodes 62, ferroelectric film 71 and floating electrodes 92 are equalized in width to W0 in the direction E. Therefore, the full width of ferroelectric film 71 in the direction E (widthwise direction) can be used for the capacitors CP2 without any dead zone. That is, the second embodiment can increase the quantity of polarization of the ferroelectric film 71 in each capacitor CP2 relatively large.
Since the capacitor electrodes 62, ferroelectric film 71 and floating electrodes 92 are divided in a common step, there is no relative offset between the capacitor electrodes 62 and the floating electrodes 92. Therefore, the capacitors CP2 do not vary in capacitance.
Moreover, the second embodiment has the same effects as those of the first embodiment as well.
Similarly, the manufacturing method of the third embodiment is different from the first embodiment in shaping sidewalls of the capacitor electrodes 30 in a forwardly tapered geometry. In the other respects, the manufacturing method according to the third embodiment may be identical to the manufacturing method of the first embodiment. Since the sidewalls of the capacitor electrodes 63 are tapered forward, the gaps G1 appear in a tapered form (
By changing the mask patterns in the process of forming the plugs 50 and the process of forming capacitor electrodes 63, the plugs 50 and the capacitor electrodes 63 are additionally formed in the region for bit line contacts BLC. Therefore, it is sufficient for contact holes for contacts 97 to reach top surfaces of the capacitor electrodes 63, and it makes the process of forming bit line contacts BLC easier. Furthermore, since the etching time for forming the contact holes for the contacts 97 is shorter, characteristics deterioration of capacitors CP4 near the bit line contacts BLC can be alleviated. Moreover, the fourth embodiment has the same effects as those of the third embodiment.
Similarly to the fourth embodiment, the fifth embodiment additionally forms plugs 50 and capacitor electrodes 62 in the region of bit line contacts BLC as well by changing mask patterns in the process for making plugs 50 and the process of making capacitor electrodes 62. Therefore, it is sufficient for contact holes for contacts 97 to reach top surfaces of the capacitor electrodes 63, and it makes the process of forming bit line contacts BLC easier. Furthermore, since the etching time for forming the contact holes for the contacts 97 is shorter, characteristics deterioration of capacitors CP4 near the bit line contacts BLC can be alleviated. Moreover, the fifth embodiment has the same effects as those of the second embodiment.
Each bit line contact BLC includes a pedestal 99 that is made of the same material as that of the word lines WL and the plate line PL simultaneously therewith in a common step. Contacts 65 and 97 are formed on and under the pedestal 99, and they connect the bit line contact BLC to a bit line BL.
The plate line PL is connected to the diffusion layer 20 at the opposite end of the cell block CB through a contact 66, which is formed simultaneously with the contact 65 in the common step, a capacitor electrode 63 and a plug 50. The word lines WL and the plate line PL extend substantially in parallel to the gate electrodes 30.
In the sixth embodiment, word lines WL, plate line PL, bit lines BL, capacitor electrodes 63 and bit line contacts BLC can be placed in a moderate layout without increasing the area of each cell block CB.
The ninth embodiment includes two selector transistors ST and DST in each cell block CB. The selector transistor DST is formed as a depression-type transistor by the diffusion layer 22 and functions as a pass gate.
In a cross-sectional view taken along the Z7-Z7 line of
Number | Date | Country | Kind |
---|---|---|---|
2004-138684 | May 2004 | JP | national |