1. Field of the Invention
The present invention relates generally to a semiconductor structure and process thereof, and more specifically to a semiconductor structure and process thereof, which forms a titanium layer having compressive stress lower than 500 Mpa.
2. Description of the Prior Art
Field effect transistors are important electronic devices in integrated circuits. As the size of semiconductor devices becomes smaller, the fabrication of the transistors has improved. Manufacturing techniques must be constantly enhanced to fabricate transistors of smaller size and higher quality. In the conventional method for fabricating transistors, a gate structure is first formed on a substrate, and a lightly doped drain (LDD) is then formed on the two corresponding sides of the gate structure. A spacer is formed on the sidewall of the gate structure and an ion implantation process is performed to form a source/drain region within the substrate by utilizing the gate structure and spacer as a mask. In order to incorporate the gate, source, and drain into the circuit, contact plugs are utilized for interconnection purposes. Each contact plug includes a barrier layer surrounding a low resistivity material to prevent the low resistivity material from diffusing outward to other areas. As the miniaturization of semiconductor devices increases, filling a barrier layer of low resistivity into a contact hole to form the contact plug can maintain or enhance the performance of formed semiconductor devices.
The present invention provides a semiconductor structure and process thereof, which forms a titanium layer having compressive stress lower than 500 Mpa, and then forms a titanium nitride layer. Formation of a semiconductor structure which generates bubbles and splashes and pollutes structures in other areas due to a high processing temperature for forming the titanium nitride layer can thereby be avoided.
The present invention provides a semiconductor structure including a dielectric layer, a titanium layer, a titanium nitride layer and a metal. The dielectric layer is disposed on a substrate, wherein the dielectric layer has a via. The titanium layer covers the via, wherein the titanium layer has tensile stress lower than 1500 Mpa. The titanium nitride layer conformally covers the titanium layer. The metal fills the via.
The present invention provides a semiconductor process including the following steps. A dielectric layer is formed on a substrate, wherein the dielectric layer has a via. A titanium layer is formed to conformally covers the via, wherein the titanium layer has compressive stress lower than 500 Mpa. A titanium nitride layer is formed to conformally cover the titanium layer. Finally, a metal fills the via.
As shown by the above, the present invention provides a semiconductor structure and process thereof, which forms a titanium layer having compressive stress lower than 500 Mpa, so that the titanium layer can maintain a tensile stress lower than 1500 Mpa even when undergoing processes having high processing temperatures, such as a process for forming a titanium nitride layer on the titanium layer or a process for forming a silicide in a source/drain. Formation of a semiconductor structure which generates bubbles and splashes that may pollute structures in other areas and reduce yields thereof, can be avoided.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
A MOS transistor M is formed on/in the substrate 110. The MOS transistor M may include a gate G on the substrate 110. In this embodiment, the gate G is a metal gate, which may be formed by replacing a sacrificial gate such as a polysilicon gate through a metal gate replacement process. In another embodiment, the gate G may be a polysilicon gate, depending upon practical needs. The gate G may include a stacked structure including a dielectric layer 122, a work function layer 124 and a low resistivity material 126 stacked from bottom to top. The dielectric layer 122 may include a selective barrier layer (not shown) and a dielectric layer having a high dielectric constant, wherein the selective barrier layer may be an oxide layer formed through a thermal oxide process or a chemical oxide process, and the dielectric layer having a high dielectric constant may be the group selected from hafnium oxide (HfO2), hafnium silicon oxide (HfSiO4), hafnium silicon oxynitride (HfSiON), aluminum oxide (Al2O3), lanthanum oxide (La2O3), tantalum oxide (Ta2O5), yttrium oxide (Y2O3), zirconium oxide (ZrO2), strontium titanate oxide (SrTiO3), zirconium silicon oxide (ZrSiO4), hafnium zirconium oxide (HfZrO4), strontium bismuth tantalite (SrBi2Ta2O9, SBT), lead zirconate titanate (PbZrxTi1-xO3, PZT) and barium strontium titanate (BaxSr1-xTiO3, BST). The work function layer 124 may be a single layer or a multilayer, composed of titanium nitride (TiN), titanium carbide (TiC), tantalum nitride (TaN), tantalum carbide (TaC), tungsten carbide (WC), titanium aluminide (TiAl) or aluminum titanium nitride (TiAlN). The low resistivity material 126 may be composed of aluminum, tungsten, titanium aluminum (TiAl) alloy, cobalt tungsten phosphide (CoWP), but it is not limited thereto. Barrier layers (not shown) may be selectively formed between the dielectric layer 122, the work function layer 124 or the low resistivity material 126, wherein the barrier layers may be single layers or multilayers composed of tantalum nitride (TaN) or titanium nitride (TiN).
The MOS transistor M may further include a spacer (not shown) on the substrate 110 beside the gate G, and a lightly doped source/drain 132, a source/drain 134 and an epitaxial structure 136 in the substrate 110 beside the gate G (or the spacer). The lightly doped source/drain 132 and the source/drain 134 may be doped by trivalent ions or pentavalent ions such as boron or phosphorus; the epitaxial structure 136 maybe a silicon germanium epitaxial structure or a silicon carbide epitaxial structure, depending upon the electrical type of the MOS transistor M.
A contact etch stop layer 140 and a dielectric layer 150 are located on the substrate 110 and expose the gate G. The contact etch stop layer 140 may be a nitride layer or a doped nitride layer having a capability of inducing stress to a gate channel C below the gate G; the dielectric layer 150 may be an oxide layer, but it is not limited thereto. A cap layer 20 may optionally cover the gate G, the contact etch stop layer 140 and the dielectric layer 150 to protect the gate G from being damaged during later processes. The cap layer 20 may be an oxide layer, but it is not limited thereto.
The methods of forming the structure of
After the dielectric layer 150 is formed, a plurality of vias V are formed in the dielectric layer 150 to expose the source/drain 134 in the substrate 110, thereby a cap layer 20a and a dielectric layer 150a are formed, as shown in
As shown in
As shown in
As shown in
In this embodiment, only a part of the titanium layer 162 is transformed into the silicon titanium silicide, and a part of the titanium layer 162 between the silicon titanium silicide and the titanium nitride layer 164 is reserved. In another embodiment, all of the titanium layer 162 may transform into the silicon titanium silicide. The silicon titanium silicide is located between the titanium nitride layer 164 and the substrate 110, and contacts the titanium nitride layer 164.
As shown in
Other semiconductor processes may then be performed. As shown in
The contact plugs C1 in the dielectric layer 150a are formed first, and then the contact plugs C2 in the dielectric layer 180 are formed. The method of the present invention can be applied to prevent the titanium layer formed in the contact plugs C1 and the contact plugs C2 from generating bubbles and splashes.
A second embodiment applying the present invention is presented in the following. The second embodiment forms the dielectric layer 150a and the dielectric layer 180, and then forms contact plugs on the source/drain 134 and the gate G at the same time.
Processes of the second embodiment which are the same as those of the first embodiment are not described again. A dielectric layer (not shown) covers the gate G and the dielectric layer 150, and the dielectric layer is then planarized; thereafter, an etching process may be performed to form a plurality of contact holes V1 and V2 in the dielectric layer and the dielectric layer 150 at the same time, to form the dielectric layer 150a and a dielectric layer 280, as shown in
As shown in
It is emphasized that the titanium layer of the present invention has compressive stress lower than 500 Mpa. Preferably, the titanium layer has compressive stress lower than 300 Mpa. The titanium layer will therefore not have a tensile stress larger than 1500 Mpa when a titanium nitride layer is formed or an annealing process is performed. The titanium layer (or at least a part of the titanium layer which transforms to a silicide in a later silicide process) will not generate bubbles caused by high stress. As these bubbles split, splashes may be generated which pollute other areas, leading to short circuits, particularly for dense areas such as static random-access memory (SRAM) areas. Thereby, yields are reduced. In one case, the titanium layer is formed by sputtering, and the processing temperature may be room temperature, but is not limited thereto. The titanium layer can have compressive stress lower than 500 Mpa by reducing bias of the sputtering process. The reduction of bias of the sputtering process not only forms the titanium layer having compressive stress lower than 500 Mpa, but also improves the filleting problem of tops T2 and T3 of the contact holes V1 and V2, so that contact plugs C3 and C4 formed therein can be prevented from contacting each other, which leads to short circuits.
In this embodiment, as the silicide 270 is formed by the annealing process, only the titanium layer contacting the substrate 110 will transform into the silicide 270 while the titanium layer contacting the gate G will not transform into a silicide. As shown in
To summarize, the present invention provides a semiconductor structure and process thereof, which forms a titanium layer having compressive stress lower than 500 Mpa, so that the titanium layer will have tensile stress lower than 1500 Mpa even when undergoing processes having high processing temperatures such as a process for forming a titanium nitride layer on the titanium layer or a process for forming a silicide in a source/drain. Formation of a semiconductor structure which generates bubbles and splashes to pollute structures in other areas and reduce yields can thereby be avoided.
The titanium layer having compressive stress lower than 500 Mpa may be formed by a sputtering process having a low sputtering bias; the processing temperature may be room temperature; the titanium nitride layer may be formed by a metal-organic chemical vapor deposition process; and the silicide may be formed by an annealing process to directly transform the titanium layer and the substrate into a silicon titanium silicide.
The present invention is applied in contact plug processes in the first and second embodiments; however, the present invention can also be applied to other processes such as a through silicon via (TSV), a recess process or a via process.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
103130905 | Sep 2014 | TW | national |