Claims
- 1. A semiconductor structure comprising:a polysilicon layer; a barrier layer above the polysilicon layer, the barrier layer comprising tungsten silicide, wherein the barrier layer has substantially etched tungsten nitride extrusions formed on the side thereof; a conductive layer above the barrier layer, the conductive layer comprising titanium silicide, wherein the conductive layer has substantially etched titanium nitride extrusions formed on the side thereof; and a cap above the conductive layer.
- 2. The semiconductor structure of claim 1 wherein the semiconductor structure comprises at least a portion of a transistor.
- 3. The semiconductor structure of claim 1 wherein the semiconductor structure comprises at least a portion of a synchronous dynamic random access memory array.
- 4. The semiconductor structure of claim 1 wherein the semiconductor structure comprises at least a portion of a static memory array.
- 5. The semiconductor structure of claim 1 wherein the semiconductor structure comprises at least a portion of a dynamic memory array.
- 6. The semiconductor structure of claim 1 wherein the semiconductor structure comprises at least a portion of an extended data out memory array.
- 7. The semiconductor structure of claim 1 wherein the semiconductor structure comprises at least a portion of a wordline in a memory array.
- 8. The semiconductor structure of claim 1 wherein the barrier layer is approximately 150 Å thick.
- 9. The semiconductor structure of claim 1 wherein the barrier layer has a resistivity of approximately 60 μΩ-cm.
- 10. The semiconductor structure of claim 1 wherein the conductive layer is approximately 1000 Å thick.
- 11. The semiconductor structure of claim 1 wherein the conductive layer has a resistivity of approximately 15-20 μΩ-cm.
- 12. The semiconductor structure of claim 1 wherein the polysilicon layer is above a semiconductor substrate comprising silicon.
- 13. A semiconductor structure comprising:a polysilicon layer; a barrier layer above the polysilicon layer, the barrier layer comprising metal silicide, wherein the barrier layer has substantially etched metal nitride extrusions formed on the side thereof; a conductive layer above the barrier layer, the conductive layer comprising metal silicide, wherein the conductive layer has substantially etched metal nitride extrusions formed on the side thereof; and a cap above the conductive layer.
- 14. The semiconductor structure of claim 13 wherein the semiconductor structure comprises at least a portion of a transistor.
- 15. The semiconductor structure of claim 13 wherein the semiconductor structure comprises at least a portion of a synchronous dynamic random access memory array.
- 16. The semiconductor structure of claim 13 wherein the semiconductor structure comprises at least a portion of a static memory array.
- 17. The semiconductor structure of claim 13 wherein the semiconductor structure comprises at least a portion of a dynamic memory array.
- 18. The semiconductor structure of claim 13 wherein the semiconductor structure comprises at least a portion of an extended data out memory array.
- 19. The semiconductor structure of claim 13 wherein the semiconductor structure comprises at least a portion of a wordline in a memory array.
- 20. The semiconductor structure of claim 13 wherein the barrier layer is approximately 150 Å thick.
- 21. The semiconductor structure of claim 13 wherein the barrier layer has a resistivity of approximately 60 μΩ-cm.
- 22. The semiconductor structure of claim 13 wherein the conductive layer is approximately 1000 Å thick.
- 23. The semiconductor structure of claim 13 wherein the conductive layer has a resistivity of approximately 15-20 μΩ-cm.
- 24. The semiconductor structure of claim 13 wherein the polysilicon layer is above a semiconductor substrate comprising silicon.
- 25. A memory cell comprising a semiconductor stack having at least a side comprising a tungsten silicide layer, wherein the tungsten silicide layer has substantially etched tungsten nitride extrusions formed on the side thereof.
- 26. The memory cell of claim 25, wherein the semiconductor stack comprises at least a portion of a transistor.
- 27. The memory cell of claim 25, wherein the semiconductor stack comprises at least a portion of a synchronous dynamic access random memory array.
- 28. The memory cell of claim 25, wherein the semiconductor stack comprises at least a portion of a static memory array.
- 29. The memory cell of claim 25, wherein the semiconductor stack comprises at least a portion of a dynamic memory array.
- 30. The memory cell of claim 25, wherein the semiconductor stack comprises at least a portion of an extended data out memory array.
- 31. The memory cell of claim 25, wherein the semiconductor stack comprises at least a portion of a wordline in a memory array.
- 32. The memory cell of claim 25, wherein the tungsten silicide layer is approximately 150 Å thick.
- 33. The memory cell of claim 25, wherein the tungsten silicide layer has a resistivity of approximately 60 μΩ-cm.
- 34. A memory cell comprising a semiconductor stack having at least a side comprising a titanium silicide layer, wherein the titanium silicide layer has substantially etched titanium nitride extrusions formed on the side thereof.
- 35. The memory cell of claim 34, wherein the semiconductor stack comprises at least a portion of a transistor.
- 36. The memory cell of claim 34, wherein the semiconductor stack comprises at least a portion of a synchronous dynamic access random memory array.
- 37. The memory cell of claim 34, wherein the semiconductor stack comprises at least a portion of a static memory array.
- 38. The memory cell of claim 34, wherein the semiconductor stack comprises at least a portion of a dynamic memory array.
- 39. The memory cell of claim 34, wherein the semiconductor stack comprises at least a portion of an extended data out memory array.
- 40. The memory cell of claim 34, wherein the semiconductor stack comprises at least a portion of a wordline in a memory array.
- 41. The memory cell of claim 34, wherein the titanium silicide layer is approximately 1000 Å thick.
- 42. The memory cell of claim 34, wherein the titanium silicide layer has a resistivity of approximately 15-20 μΩ-cm.
- 43. A semiconductor stack having at least a side comprising a metal silicide layer, wherein the metal silicide layer has substantially etched metal nitride extrusions formed on the side thereof.
- 44. The semiconductor stack of claim 43, wherein the semiconductor stack comprises at least a portion of a transistor.
- 45. The semiconductor stack of claim 43, wherein the semiconductor stack comprises at least a portion of a synchronous dynamic access random memory array.
- 46. The semiconductor stack of claim 43, wherein the semiconductor stack comprises at least a portion of a static memory array.
- 47. The semiconductor stack of claim 43, wherein the semiconductor stack comprises at least a portion of a dynamic memory array.
- 48. The semiconductor stack of claim 43, wherein the semiconductor stack comprises at least a portion of an extended data out memory array.
- 49. The semiconductor stack of claim 43, wherein the semiconductor stack comprises at least a portion of a wordline in a memory array.
Parent Case Info
“This application is a continuation of U.S. patent application Ser. No. 09/738,796, filed on Dec. 15, 2000, now U.S. Pat. No. 6,455,906, which is a divisional of U.S. patent application Ser. No. 09/385,396, filed Aug. 30, 1999, now U.S. Pat. No. 6,358,788, both of which are incorporated herein by reference.”
US Referenced Citations (36)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 560 324 |
Sep 1993 |
EP |
Non-Patent Literature Citations (3)
Entry |
US Publication No. US 2001/0003062 A1, Inventor: Rebecca Y. Tang, Pub. Date: Jun. 7, 2001, Title: Gate Sidewall Passivation to Prevent Abnormal Tungsten Polycide Growth. |
US Publication No. US 2001/0019894 A1, Inventors: Peng et al., Pub Date: Sep. 6, 2001, Title: Pre-Heat Step (or Chamber) Implemented in PR Dry Ash Machines to Effectively Eliminate PR Extrusion (Bubble) After Alloy. |
Silicon Processing for the VLSI Era—vol. 1: Process Technology, Stanley Wolf and Richard N. Tauber, Lattice Press, Sunset Beach, California (1986), pp. 386-388. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/738796 |
Dec 2000 |
US |
Child |
10/234577 |
|
US |